Etch Modeling for accurate full-chip process proximity correction

被引:0
|
作者
Beale, DF [1 ]
Shiely, JP [1 ]
机构
[1] Synopsys Inc, Hillsboro, OR 97124 USA
来源
关键词
OPC; etch correction; PPC; variable threshold; constant threshold; etch modeling;
D O I
暂无
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
The challenges of the 65 nm node and beyond require new formulations of the compact convolution models used in OPC. In addition to simulating more optical and resist effects, these models must accommodate pattern distortions due to etch which can no longer be treated as small perturbations on photo-litho graphic effects. (Methods for combining optical and process modules while optimizing the speed/accuracy tradeoff were described in "Advanced Model Formulations for Optical and Process Proximity Correction", D. Beale et al, SPIE 2004.) In this paper, we evaluate new physics-based etch model formulations that differ from the convolution-based process models used previously. The new models are expressed within the compact modeling framework described by J. Stirniman et al. in SPIE, vol. 305 1, p469, 1997, and thus can be used for high-speed process simulation during full-chip OPC.
引用
收藏
页码:1202 / 1208
页数:7
相关论文
共 50 条
  • [1] Practical method for full-chip optical proximity correction
    Chen, JF
    Laidig, T
    Wampler, KE
    Caldwell, R
    OPTICAL MICROLITHOGRAPHY X, 1997, 3051 : 790 - 803
  • [2] Full-chip optical proximity correction with depth of focus enhancement
    MicroUnity Systems Engineering Inc, Sunnyvale, United States
    Microlithography World, 6 (03): : 5 - 6
  • [3] Full-chip high resolution electron-beam lithography proximity effect correction modeling
    Isoyan, Artak
    Melvin, Lawrence S., III
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES II, 2010, 7637
  • [4] Multilevel full-chip gridless routing considering optical proximity correction
    Chen, Tai-Chen
    Chang, Yao-Wen
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1160 - 1163
  • [5] Full-chip optical proximity correction using lithography simulation.
    Arthur, G
    Martin, B
    Wallace, C
    Rosenbusch, A
    Fryer, H
    18TH ANNUAL SYMPOSIUM ON PHOTOMASK TECHNOLOGY AND MANAGEMENT, 1998, 3546 : 574 - 584
  • [6] Multilevel full-chip gridless routing with applications to optical-proximity correction
    Chen, Tai-Chen
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (06) : 1041 - 1053
  • [7] A Full-chip DSA Correction Framework
    Wang, Wei-Long
    Latypov, Azat
    Zou, Yi
    Coskun, Tamer H.
    ALTERNATIVE LITHOGRAPHIC TECHNOLOGIES VI, 2014, 9049
  • [8] Approach to full-chip simulation and correction of stencil mask distortion for proximity electron lithography
    Sawamura, J
    Suzuki, K
    Omori, S
    Ashida, I
    Ohnuma, H
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2004, 22 (06): : 3092 - 3096
  • [9] Design specific variation in pattern transfer by via/contact etch process: full-chip analysis
    Sukharev, Valeriy
    Markosian, Ara
    Kteyan, Armen
    Manukyan, Levon
    Khachatryan, Nikolay
    Choy, Jun-Ho
    Lazaryan, Hasmik
    Hovsepyan, Henrik
    Onoue, Seiji
    Kikuchi, Takuo
    Kamigaki, Tetsuya
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION III, 2009, 7275
  • [10] Efficient full-chip thermal modeling and analysis
    Li, P
    Pileggi, LT
    Asheghi, M
    Chandra, R
    ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, : 319 - 326