Etch Modeling for accurate full-chip process proximity correction

被引:0
|
作者
Beale, DF [1 ]
Shiely, JP [1 ]
机构
[1] Synopsys Inc, Hillsboro, OR 97124 USA
来源
关键词
OPC; etch correction; PPC; variable threshold; constant threshold; etch modeling;
D O I
暂无
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
The challenges of the 65 nm node and beyond require new formulations of the compact convolution models used in OPC. In addition to simulating more optical and resist effects, these models must accommodate pattern distortions due to etch which can no longer be treated as small perturbations on photo-litho graphic effects. (Methods for combining optical and process modules while optimizing the speed/accuracy tradeoff were described in "Advanced Model Formulations for Optical and Process Proximity Correction", D. Beale et al, SPIE 2004.) In this paper, we evaluate new physics-based etch model formulations that differ from the convolution-based process models used previously. The new models are expressed within the compact modeling framework described by J. Stirniman et al. in SPIE, vol. 305 1, p469, 1997, and thus can be used for high-speed process simulation during full-chip OPC.
引用
收藏
页码:1202 / 1208
页数:7
相关论文
共 50 条
  • [31] Full-chip GPU-Accelerated Curvilinear EUV Dose and Shape Correction
    Pearman, Ryan
    Shendre, Abhishek
    Syrel, Oleg
    Zable, Harold
    Bouaricha, Ali
    Niewczas, Mariusz
    Su, Bo
    Pang, Leo
    Fujimura, Aki
    PHOTOMASK TECHNOLOGY 2017, 2017, 10451
  • [32] Toshiba, Ponte solutions team up on full-chip VCE modeling
    不详
    SOLID STATE TECHNOLOGY, 2008, 51 (06) : 16 - 20
  • [33] Full-chip source and mask optimization
    Tsai, Min-Chun
    Hsu, Stephen
    Chen, Luoqi
    Lu, Yen-Wen
    Li, Jiangwei
    Chen, Frank
    Chen, Hong
    Tao, Jun
    Chen, Been-Der
    Feng, Hanying
    Wong, William
    Yuan, Wei
    Li, Xiaoyang
    Li, Zhipan
    Li, Liang
    Dover, Russell
    Liu, Hua-yu
    Koonmen, Jim
    OPTICAL MICROLITHOGRAPHY XXIV, 2011, 7973
  • [34] Rapid method to account for process variation in full-chip capacitance extraction
    Labun, A
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (06) : 941 - 951
  • [35] Accurate Full-Chip Estimation of Power Map, Current Densities and Temperature for EM Assessment
    Chew, Marko
    Aslyan, Ara
    Choy, Jun-ho
    Huang, Xin
    2014 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2014, : 440 - 445
  • [36] Full-chip based sub resolution assist features correction for mask manufacturing
    Bang, Ju-Mi
    Masumoto, Issei
    Ji, Min-Kyu
    Jang, Sung-Hoon
    Aburatani, Isao
    Choi, Ji-Hyun
    Woo, Sang-Gyun
    Cho, Han-Ku
    PHOTOMASK TECHNOLOGY 2007, PTS 1-3, 2007, 6730
  • [37] Design-specific variation in pattern transver by via/contact etch process: full-chip analysis (vol 8, 043007, 2009)
    Sukharev, Valeriy
    Markosian, Ara
    Kteyan, Armen
    Manukyan, Levon
    Khachatryan, Nikolay
    Choy, Jun-Ho
    Lazaryan, Hasmik
    Hovsepyan, Henrik
    Onoue, Seiji
    Kikuchi, Takuo
    Kamigaki, Tetsuya
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2010, 9 (01):
  • [38] Full-chip verification of UDSM designs
    Saleh, R
    Overhauser, D
    Taylor, S
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 453 - 460
  • [39] Fast and accurate 3D mask model for full-chip OPC and verification
    Liu, Peng
    Cao, Yu
    Chen, Luoqi
    Chen, Guangqing
    Feng, Mu
    Jiang, Jiong
    Liu, Hua-Yu
    Suh, Sungsoo
    Lee, Sung-Woo
    Lee, Sukjoo
    OPTICAL MICROLITHOGRAPHY XX, PTS 1-3, 2007, 6520
  • [40] Photoresist 3D profile related etch process simulation and its application to full chip etch compact modeling
    Wu, Cheng-En
    Yang, Wayne
    Luan, Lan
    Song, Hua
    OPTICAL MICROLITHOGRAPHY XXVIII, 2015, 9426