Rapid method to account for process variation in full-chip capacitance extraction

被引:18
|
作者
Labun, A [1 ]
机构
[1] Hewlett Packard Corp, Shrewsbury, MA 01545 USA
关键词
capacitance; design for manufacturability; integrated circuit interconnections; integrated circuit layout; process variation; sensitivity;
D O I
10.1109/TCAD.2004.828111
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full-chip capacitance extraction programs based on lookup techniques, such as HILEX/CUP [1], can be enhanced to rigorously account for process variations in the dimensions of very large scale integration interconnect wires with only modest additional computational effort. HILEX/CUP extracts interconnect capacitance from layout using analytical models with. reasonable accuracy. These extracted capacitances are strictly valid only for the nominal interconnect dimensions; the networked nature of capacitive relationships in dense, complex interconnect structures precludes simple extrapolations of capacitance with dimensional changes. However, the derivatives, with respect to linewidth variation of the analytical models, can be accumulated along with the capacitance itself for each interacting pair of nodes. A numerically computed derivative with respect to metal and dielectric layer thickness variation can also be accumulated, Each node pair's extracted capacitance and its gradient with respect to linewidth and thickness variation on each metal and dielectric layer can be stored in a file. Thus, instead of storing a scalar value for each extracted capacitance, a vector of 3I + 1 values will be stored for capacitance and its gradient, where I is the number of metal layers. Subsequently, this gradient information can he used during circuit simulation in conjunction with any arbitrary vector of interconnect process variations to perform sensitivity analysis of circuit performance.
引用
收藏
页码:941 / 951
页数:11
相关论文
共 50 条
  • [1] Full-chip process simulation for silicon DRC
    Sahouria, E
    Granik, Y
    Cobb, N
    Toublan, O
    2000 INTERNATIONAL CONFERENCE ON MODELING AND SIMULATION OF MICROSYSTEMS, TECHNICAL PROCEEDINGS, 2000, : 32 - 35
  • [2] Pattern Based Full-Chip Process Verification
    Ying, Changsheng
    Kwon, Yongjun
    Fornari, Paul
    Percin, Goekhan
    Liu, Anwei
    OPTICAL MICROLITHOGRAPHY XXVII, 2014, 9052
  • [3] A methodology for full-chip extraction of interconnect capacitance using Monte-Carlo-based field solvers
    Iverson, RB
    LeCoz, YL
    SISPAD '97 - 1997 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES, 1997, : 117 - 120
  • [4] CNN-Cap: Effective Convolutional Neural Network Based Capacitance Models for Full-Chip Parasitic Extraction
    Yang, Dingcheng
    Yu, Wenjian
    Guo, Yuanbo
    Liang, Wenjie
    2021 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN (ICCAD), 2021,
  • [5] Design specific variation in pattern transfer by via/contact etch process: full-chip analysis
    Sukharev, Valeriy
    Markosian, Ara
    Kteyan, Armen
    Manukyan, Levon
    Khachatryan, Nikolay
    Choy, Jun-Ho
    Lazaryan, Hasmik
    Hovsepyan, Henrik
    Onoue, Seiji
    Kikuchi, Takuo
    Kamigaki, Tetsuya
    DESIGN FOR MANUFACTURABILITY THROUGH DESIGN-PROCESS INTEGRATION III, 2009, 7275
  • [6] Practical method for full-chip optical proximity correction
    Chen, JF
    Laidig, T
    Wampler, KE
    Caldwell, R
    OPTICAL MICROLITHOGRAPHY X, 1997, 3051 : 790 - 803
  • [7] Full-chip analysis method of ESD protection network
    Hayashi, S
    Minami, F
    Yamada, M
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 439 - 444
  • [8] A Fast Full-Chip Static Power Estimation Method
    Wan, Jiachun
    Wang, Hai
    Tan, Sheldon X. -D.
    Zhang, Chi
    Yuan, Yuan
    Huang, Keheng
    Zhang, Zhenghong
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 241 - 243
  • [9] Full-chip leakage verification for manufacturing considering process variations
    Li, Tao
    Yu, Zhiping
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 220 - 223
  • [10] Etch Modeling for accurate full-chip process proximity correction
    Beale, DF
    Shiely, JP
    OPTICAL MICROLITHOGRAPHY XVIII, PTS 1-3, 2005, 5754 : 1202 - 1208