Rapid method to account for process variation in full-chip capacitance extraction

被引:18
|
作者
Labun, A [1 ]
机构
[1] Hewlett Packard Corp, Shrewsbury, MA 01545 USA
关键词
capacitance; design for manufacturability; integrated circuit interconnections; integrated circuit layout; process variation; sensitivity;
D O I
10.1109/TCAD.2004.828111
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full-chip capacitance extraction programs based on lookup techniques, such as HILEX/CUP [1], can be enhanced to rigorously account for process variations in the dimensions of very large scale integration interconnect wires with only modest additional computational effort. HILEX/CUP extracts interconnect capacitance from layout using analytical models with. reasonable accuracy. These extracted capacitances are strictly valid only for the nominal interconnect dimensions; the networked nature of capacitive relationships in dense, complex interconnect structures precludes simple extrapolations of capacitance with dimensional changes. However, the derivatives, with respect to linewidth variation of the analytical models, can be accumulated along with the capacitance itself for each interacting pair of nodes. A numerically computed derivative with respect to metal and dielectric layer thickness variation can also be accumulated, Each node pair's extracted capacitance and its gradient with respect to linewidth and thickness variation on each metal and dielectric layer can be stored in a file. Thus, instead of storing a scalar value for each extracted capacitance, a vector of 3I + 1 values will be stored for capacitance and its gradient, where I is the number of metal layers. Subsequently, this gradient information can he used during circuit simulation in conjunction with any arbitrary vector of interconnect process variations to perform sensitivity analysis of circuit performance.
引用
收藏
页码:941 / 951
页数:11
相关论文
共 50 条
  • [21] Critical Pattern Selection Method Based on CNN Embeddings for Full-Chip Optimization
    Zhang, Qingyan
    Liu, Junbo
    Zhou, Ji
    Jin, Chuan
    Wang, Jian
    Hu, Song
    Sun, Haifeng
    PHOTONICS, 2023, 10 (11)
  • [22] A systematic approach to correct critical patterns induced by the lithography process at the full-chip level
    Park, CH
    Kim, YH
    Park, JS
    Kim, KD
    Yoo, MH
    Kong, JT
    OPTICAL MICROLITHOGRAPHY XII, PTS 1 AND 2, 1999, 3679 : 622 - 629
  • [23] Full-chip analysis of leakage power under process variations, including spatial correlations
    Chang, H
    Sapatnekar, SS
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 523 - 528
  • [24] Silicon Effect-Aware Full-Chip Extraction and Mitigation of TSV-to-TSV Coupling
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2014, 33 (12) : 1900 - 1913
  • [25] A novel wire-density-driven full-chip routing system for CMP variation control
    Chen, Huang-Yu
    Chou, Szu-Jui
    Wang, Sheng-Lung
    Chang, Yao-Wen
    IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems, 2009, 28 (01) : 193 - 206
  • [26] Statistical full-chip total power estimation considering spatially correlated process variations
    Hao, Zhigang
    Tan, Sheldon X. -D.
    Shi, Guoyong
    INTEGRATION-THE VLSI JOURNAL, 2013, 46 (01) : 80 - 88
  • [27] Full-chip leakage analysis in nano-scale technologies: Mechanisms, variation sources, and verification
    Li, Tao
    Zhang, Wenjun
    Yu, Zhiping
    2008 45TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 594 - 599
  • [28] Through-Silicon-Via Material Property Variation Impact on Full-Chip Reliability and Timing
    Jung, Moongon
    Pan, David Z.
    Kim, Sung Kyu
    2014 IEEE INTERNATIONAL INTERCONNECT TECHNOLOGY CONFERENCE / ADVANCED METALLIZATION CONFERENCE (IITC/AMC), 2014, : 105 - 107
  • [29] Design-specific variation in pattern transver by via/contact etch process: full-chip analysis (vol 8, 043007, 2009)
    Sukharev, Valeriy
    Markosian, Ara
    Kteyan, Armen
    Manukyan, Levon
    Khachatryan, Nikolay
    Choy, Jun-Ho
    Lazaryan, Hasmik
    Hovsepyan, Henrik
    Onoue, Seiji
    Kikuchi, Takuo
    Kamigaki, Tetsuya
    JOURNAL OF MICRO-NANOLITHOGRAPHY MEMS AND MOEMS, 2010, 9 (01):
  • [30] Hot-spot detection and correction using full-chip based process window analysis
    Kim, Sang-Wook
    Suh, Sung-Soo
    Kim, Young-Chang
    Lee, Suk-Joo
    Lee, Jung-Hyeon
    Kang, Chang-Jin
    Moon, Joo-Tae
    MICROPROCESSES AND NANOTECHNOLOGY 2007, DIGEST OF PAPERS, 2007, : 56 - 57