Rapid method to account for process variation in full-chip capacitance extraction

被引:18
|
作者
Labun, A [1 ]
机构
[1] Hewlett Packard Corp, Shrewsbury, MA 01545 USA
关键词
capacitance; design for manufacturability; integrated circuit interconnections; integrated circuit layout; process variation; sensitivity;
D O I
10.1109/TCAD.2004.828111
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Full-chip capacitance extraction programs based on lookup techniques, such as HILEX/CUP [1], can be enhanced to rigorously account for process variations in the dimensions of very large scale integration interconnect wires with only modest additional computational effort. HILEX/CUP extracts interconnect capacitance from layout using analytical models with. reasonable accuracy. These extracted capacitances are strictly valid only for the nominal interconnect dimensions; the networked nature of capacitive relationships in dense, complex interconnect structures precludes simple extrapolations of capacitance with dimensional changes. However, the derivatives, with respect to linewidth variation of the analytical models, can be accumulated along with the capacitance itself for each interacting pair of nodes. A numerically computed derivative with respect to metal and dielectric layer thickness variation can also be accumulated, Each node pair's extracted capacitance and its gradient with respect to linewidth and thickness variation on each metal and dielectric layer can be stored in a file. Thus, instead of storing a scalar value for each extracted capacitance, a vector of 3I + 1 values will be stored for capacitance and its gradient, where I is the number of metal layers. Subsequently, this gradient information can he used during circuit simulation in conjunction with any arbitrary vector of interconnect process variations to perform sensitivity analysis of circuit performance.
引用
收藏
页码:941 / 951
页数:11
相关论文
共 50 条
  • [31] Full-Chip Multiple TSV-to-TSV Coupling Extraction and Optimization in 3D ICs
    Song, Taigon
    Liu, Chang
    Peng, Yarui
    Lim, Sung Kyu
    2013 50TH ACM / EDAC / IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2013,
  • [32] Model-based full-chip verification for 65mn lithography process development
    Kim, J
    Wang, LT
    Zhang, D
    Tang, ZW
    Photomask and Next-Generation Lithography Mask Technology XII, Pts 1 and 2, 2005, 5853 : 599 - 606
  • [33] An efficient method for chip-level statistical capacitance extraction considering process variations with spatial correlation
    Zhang, Wangyang
    Yu, Wenjian
    Wang, Zeyi
    Yu, Zhiping
    Jiang, Rong
    Xiong, Jinjun
    2008 DESIGN, AUTOMATION AND TEST IN EUROPE, VOLS 1-3, 2008, : 497 - +
  • [34] A Novel Wire-Density-Driven Full-Chip Routing System for CMP Variation. Control
    Chen, Huang-Yu
    Chou, Szu-Jui
    Wang, Sheng-Lung
    Chang, Yao-Wen
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (02) : 193 - 206
  • [35] Full-Chip ESD Protection Design Verification Method for HV ICs with Multiple Power Domains
    Zhang, Feilong
    Wang, Chenkun
    Lu, Fei
    Chen, Qi
    Li, Cheng
    Wang, Albert
    Li, Daguang
    PROCEEDINGS OF THE 2017 12TH IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS (ICIEA), 2017, : 281 - 284
  • [36] A Study of Process/Device/Layout Co-Design for Full-Chip ESD Protection in BCD Technology
    Zhu, Rui
    Yao, Fei
    Wang, Shijun
    Wang, Albert
    Wu, Liji
    Zhang, Xiangmin
    Chi, Baoyong
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 1220 - 1222
  • [37] On Accurate Full-Chip Extraction and Optimization of TSV-to-TSV Coupling Elements in 3D ICs
    Peng, Yarui
    Song, Taigon
    Petranovic, Dusan
    Lim, Sung Kyu
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 281 - 288
  • [38] Control of Design Specific Variation in Etch-Assisted Via Pattern Transfer by Means of Full-Chip Simulation
    Sukharev, Valeriy
    Markosian, Ara
    Kteyan, Armen
    Manukyan, Levon
    Khachatryan, Nikolay
    Choy, Jun-Ho
    Lazaryan, Hasmik
    Hovsepyan, Henrik
    Onoue, Seiji
    Kikuchi, Takuo
    Kamigaki, Tetsuya
    ISQED 2009: PROCEEDINGS 10TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, VOLS 1 AND 2, 2009, : 156 - +
  • [39] Fast library-building method for 3D capacitance extraction with variation of process parameters
    Department of Computer Science and Technology, Tsinghua University, Beijing 100084, China
    Jisuanji Fuzhu Sheji Yu Tuxingxue Xuebao, 2006, 12 (1837-1843):
  • [40] Increasing post OPC layout verification coverage using a full-chip simulation based verification method
    Hung, CY
    Wang, YD
    Deng, ZX
    Gao, GS
    Fan, MH
    Advanced Microlithography Technologies, 2005, 5645 : 315 - 319