Etch Modeling for accurate full-chip process proximity correction

被引:0
|
作者
Beale, DF [1 ]
Shiely, JP [1 ]
机构
[1] Synopsys Inc, Hillsboro, OR 97124 USA
来源
关键词
OPC; etch correction; PPC; variable threshold; constant threshold; etch modeling;
D O I
暂无
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
The challenges of the 65 nm node and beyond require new formulations of the compact convolution models used in OPC. In addition to simulating more optical and resist effects, these models must accommodate pattern distortions due to etch which can no longer be treated as small perturbations on photo-litho graphic effects. (Methods for combining optical and process modules while optimizing the speed/accuracy tradeoff were described in "Advanced Model Formulations for Optical and Process Proximity Correction", D. Beale et al, SPIE 2004.) In this paper, we evaluate new physics-based etch model formulations that differ from the convolution-based process models used previously. The new models are expressed within the compact modeling framework described by J. Stirniman et al. in SPIE, vol. 305 1, p469, 1997, and thus can be used for high-speed process simulation during full-chip OPC.
引用
收藏
页码:1202 / 1208
页数:7
相关论文
共 50 条
  • [21] Full-chip reliability analysis
    Rochel, S
    Steele, G
    Lloyd, JR
    Hussain, SZ
    Overhauser, D
    1998 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM PROCEEDINGS - 36TH ANNUAL, 1998, : 356 - 362
  • [22] Full-chip harmonic balance
    Long, D
    Melville, R
    Ashby, K
    Horton, B
    PROCEEDINGS OF THE IEEE 1997 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1997, : 379 - 382
  • [23] Full-chip reliability analysis
    Overhauser, D
    Lloyd, JR
    Rochel, S
    Steele, G
    Hussain, SZ
    MICROELECTRONICS AND RELIABILITY, 1998, 38 (6-8): : 851 - 859
  • [24] Modeling of multi-level interconnects for full-chip simulation
    Yoon, S
    Won, T
    JOURNAL OF THE KOREAN PHYSICAL SOCIETY, 2002, 40 (04) : 742 - 748
  • [25] Full-chip leakage verification for manufacturing considering process variations
    Li, Tao
    Yu, Zhiping
    ISQED 2008: PROCEEDINGS OF THE NINTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2008, : 220 - 223
  • [26] Predictive focus exposure modeling (FEM) for full-chip lithography
    Chen, Luoqi
    Cao, Yu
    Liu, Hua-Yu
    Shao, Wenjin
    Feng, Mu
    Ye, Jun
    OPTICAL MICROLITHOGRAPHY XIX, PTS 1-3, 2006, 6154 : U1103 - U1111
  • [27] Application of full-chip optical proximity correction to memory device with sub-0.10μm design rule in ArF lithography
    Yune, HS
    Kim, HB
    Kim, WH
    Ahn, CN
    Ham, YM
    Shin, KS
    OPTICAL MICROLITHOGRAPHY XIV, PTS 1 AND 2, 2001, 4346 : 241 - 250
  • [28] Modeling of electromagnetic effects from mask topography at full-chip scale
    Adam, K
    Optical Microlithography XVIII, Pts 1-3, 2005, 5754 : 498 - 505
  • [29] Statistical full-chip leakage analysis for manufacturing systems with process variations
    Li, Tao
    Yu, Zhiping
    Qinghua Daxue Xuebao/Journal of Tsinghua University, 2009, 49 (04): : 578 - 580
  • [30] A Full-Chip ESD Simulation Flow
    Poon, Steven S.
    Sreedhar, Kushal
    Joshi, Chinmay
    Escalante, Marco
    2015 37TH ELECTRICAL OVERSTRESS/ELECTROSTATIC DISCHARGE SYMPOSIUM (EOS/ESD), 2015,