Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS

被引:0
|
作者
Gielen, Georges [1 ]
Maricau, Elie [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn ESAT, Leuven, Belgium
关键词
analog integrated circuits; aging; reliability modeling and simulation; RELIABILITY; VARIABILITY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is one of the major concerns in designing integrated circuits in nanometer CMOS technologies. Problems related to transistor degradation mechanisms like NBTI/PBTI or soft gate breakdown cause time-dependent circuit performance degradation. Variability and mismatch between transistors only makes this more severe, while at the same time transistor aging can increase the variability and mismatch in the circuit over time. Finally, in advanced nanometer CMOS, the aging phenomena themselves become discrete, with both the time and the impact of degradation being fully stochastic. This paper explores these problems by means of a circuit example, indicating the time-dependent stochastic nature of offset in a comparator and its impact in flash A/D converters.
引用
收藏
页码:326 / 331
页数:6
相关论文
共 50 条
  • [1] Modeling and Design for Reliability of Analog Integrated Circuits in Nanometer CMOS Technologies
    Gielen, Georges
    Maricau, Elie
    De Wit, Pieter
    ANALOG CIRCUIT DESIGN: ROBUST DESIGN, SIGMA DELTA CONVERTERS, RFID, 2011, : 3 - 16
  • [2] A simple noise modeling based testing of CMOS analog integrated circuits
    Yellampalli, S
    Srivastava, A
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 276 - 283
  • [3] Modeling and Simulation of Substrate Noise in Integrated RF CMOS Circuits
    Lin, L.
    Xiong, J.
    Mathis, W.
    ADVANCES IN RADIO SCIENCE, 2009, 7 : 163 - 168
  • [4] Modeling and simulation of dose effects in bipolar analog integrated circuits
    Zebrev, G. I.
    Drosdetsky, M. G.
    Galimov, A. M.
    Lebedev, A. A.
    Danilov, I. A.
    Turin, V. O.
    INTERNATIONAL CONFERENCE ON MICRO- AND NANO-ELECTRONICS 2014, 2014, 9440
  • [5] An Electrical Model for Nanometer CMOS Device Stress Effect in Design and Simulation of Analog Reference Circuits
    Wang, Dong
    Chan, Pak Kwong
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2018, 26 (05) : 958 - 968
  • [6] Hierarchical characterization of analog integrated CMOS circuits
    Eckmuller, J
    Gropl, M
    Grab, H
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 636 - 643
  • [7] FAULT MODELING AND LOGIC SIMULATION OF CMOS AND MOS INTEGRATED-CIRCUITS
    WADSACK, RL
    BELL SYSTEM TECHNICAL JOURNAL, 1978, 57 (05): : 1449 - 1474
  • [8] Improving symbolic analysis in CMOS analog integrated circuits
    Aguila-Meza, J
    Torres-Papaqui, L
    Tlelo-Cuautle, E
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 193 - 196
  • [9] AMGIE - A synthesis environment for CMOS analog integrated circuits
    Van der Plas, G
    Debyser, G
    Leyn, F
    Lampaert, K
    Vandenbussche, J
    Gielen, GGE
    Sansen, W
    Veselinovic, P
    Leenaerts, D
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2001, 20 (09) : 1037 - 1058
  • [10] Generic and Accurate Whitebox Behavioral Model for Fast Simulation of Analog Effects in Nanometer CMOS Digital Logic Circuits
    Loeckx, Johan
    Gielen, Georges G. E.
    IEEE TRANSACTIONS ON ELECTROMAGNETIC COMPATIBILITY, 2009, 51 (02) : 351 - 357