Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS

被引:0
|
作者
Gielen, Georges [1 ]
Maricau, Elie [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn ESAT, Leuven, Belgium
关键词
analog integrated circuits; aging; reliability modeling and simulation; RELIABILITY; VARIABILITY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is one of the major concerns in designing integrated circuits in nanometer CMOS technologies. Problems related to transistor degradation mechanisms like NBTI/PBTI or soft gate breakdown cause time-dependent circuit performance degradation. Variability and mismatch between transistors only makes this more severe, while at the same time transistor aging can increase the variability and mismatch in the circuit over time. Finally, in advanced nanometer CMOS, the aging phenomena themselves become discrete, with both the time and the impact of degradation being fully stochastic. This paper explores these problems by means of a circuit example, indicating the time-dependent stochastic nature of offset in a comparator and its impact in flash A/D converters.
引用
收藏
页码:326 / 331
页数:6
相关论文
共 50 条
  • [31] Leakage in nanometer scale CMOS circuits
    Mukhopadhyay, S
    Mahmoodi-Meimand, H
    Neau, C
    Roy, K
    2003 INTERNATIONAL SYMPOSIUM ON VLSI TECHNOLOGY, SYSTEMS, AND APPLICATIONS, PROCEEDINGS OF TECHNICAL PAPERS, 2003, : 307 - 312
  • [32] Mixed analog digital simulation of integrated circuits with BRASIL
    Bretthauer, U
    Horneber, EH
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 1997, 14 (1-2) : 41 - 51
  • [33] Mixed Analog Digital Simulation of Integrated Circuits with BRASIL
    U. Bretthauer
    E.-H. Horneber
    Analog Integrated Circuits and Signal Processing, 1997, 14 : 41 - 51
  • [34] Mixed analog digital simulation of integrated circuits with BRASIL
    Univ of Braunschweig, Braunschweig, Germany
    Analog Integr Circuits Signal Process, 1-2 (41-51):
  • [35] STATISTICAL AND BEHAVIORAL MODELING OF ANALOG INTEGRATED-CIRCUITS
    KOSKINEN, T
    CHEUNG, PYK
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1993, 140 (03): : 171 - 176
  • [36] Optimization based on surrogate modeling for analog integrated circuits
    Yengui, Firas
    Labrak, Lioua
    Russo, Patrice
    Frantz, Felipe
    Abouchi, Nacer
    2012 19th IEEE International Conference on Electronics, Circuits and Systems (ICECS), 2012, : 9 - 12
  • [38] CMOS ANALOG INTEGRATED-CIRCUITS BASED ON WEAK INVERSION OPERATION
    VITTOZ, E
    FELLRATH, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (03) : 224 - 231
  • [39] Bendable CMOS Digital and Analog Circuits Monolithically Integrated with a Temperature Sensor
    Honda, Wataru
    Arie, Takayuki
    Akita, Seiji
    Takei, Kuniharu
    ADVANCED MATERIALS TECHNOLOGIES, 2016, 1 (05):
  • [40] Ultra-low voltage analog integrated circuits for nanoscale CMOS
    Kinget, Peter R.
    PROCEEDINGS OF THE 2007 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2007, : 144 - 148