Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS

被引:0
|
作者
Gielen, Georges [1 ]
Maricau, Elie [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn ESAT, Leuven, Belgium
关键词
analog integrated circuits; aging; reliability modeling and simulation; RELIABILITY; VARIABILITY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is one of the major concerns in designing integrated circuits in nanometer CMOS technologies. Problems related to transistor degradation mechanisms like NBTI/PBTI or soft gate breakdown cause time-dependent circuit performance degradation. Variability and mismatch between transistors only makes this more severe, while at the same time transistor aging can increase the variability and mismatch in the circuit over time. Finally, in advanced nanometer CMOS, the aging phenomena themselves become discrete, with both the time and the impact of degradation being fully stochastic. This paper explores these problems by means of a circuit example, indicating the time-dependent stochastic nature of offset in a comparator and its impact in flash A/D converters.
引用
收藏
页码:326 / 331
页数:6
相关论文
共 50 条
  • [41] Computer-based design of analog integrated CMOS-Circuits
    Batas, Daniel
    Fiedler, Horst
    PROCEEDINGS OF THE 11TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, VOL 1: CIRCUITS THEORY AND APPLICATIONS, 2007, : 31 - +
  • [42] Synthesis of analog CMOS circuits
    Shanker, KR
    Vasudevan, V
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 439 - 444
  • [43] Analog Behavioral Modeling for Age-Dependent Degradation of Complex Analog Circuits
    Heidmann, Nils
    Hellwege, Nico
    Taddiken, Maike
    Peters-Drolshagen, Dagmar
    Paul, Steffen
    2014 PROCEEDINGS OF THE 21ST INTERNATIONAL CONFERENCE ON MIXED DESIGN OF INTEGRATED CIRCUITS & SYSTEMS (MIXDES), 2014, : 317 - 322
  • [44] Modeling and simulation of combinational CMOS logic circuits by ANFIS
    Hayati, Mohsen
    Rezaei, Abbas
    Seifi, Majid
    Naderi, Ali
    MICROELECTRONICS JOURNAL, 2010, 41 (07) : 381 - 387
  • [45] Optimization of a Cu CMP process modeling parameters of nanometer integrated circuits
    阮文彪
    陈岚
    马天宇
    方晶晶
    张贺
    叶甜春
    Journal of Semiconductors, 2012, (08) : 127 - 134
  • [46] Optimization of a Cu CMP process modeling parameters of nanometer integrated circuits
    Ruan Wenbiao
    Chen Lan
    Ma Tianyu
    Fang Jingjing
    Zhang He
    Ye Tianchun
    JOURNAL OF SEMICONDUCTORS, 2012, 33 (08)
  • [47] Variability Mitigation in Nanometer CMOS Integrated Systems: A Survey of Techniques From Circuits to Software
    Rahimi, Abbas
    Benini, Luca
    Gupta, Rajesh K.
    PROCEEDINGS OF THE IEEE, 2016, 104 (07) : 1410 - 1448
  • [48] Behavioral Modeling Technique for TID Degradation of Complex Analog Circuits
    Jagannathan, Srikanth
    Herbison, Daniel R.
    Holman, William Timothy
    Massengill, Lloyd. W.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2010, 57 (06) : 3708 - 3715
  • [49] Modeling of Quantum Effects in a charge-based MOS Transistor Model for the Simulation of nanoscale CMOS Analog Circuits
    Stegemann, S.
    Xiong, J.
    Mathis, W.
    ADVANCES IN RADIO SCIENCE, 2009, 7 : 185 - 190
  • [50] A systematic approach to statistical simulation of complex analog integrated circuits
    Swidzinski, JF
    Alexander, D
    Qu, M
    Styblinski, MA
    1997 2ND INTERNATIONAL WORKSHOP ON STATISTICAL METROLOGY, 1997, : 86 - 89