Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS

被引:0
|
作者
Gielen, Georges [1 ]
Maricau, Elie [1 ]
机构
[1] Katholieke Univ Leuven, Dept Elect Engn ESAT, Leuven, Belgium
关键词
analog integrated circuits; aging; reliability modeling and simulation; RELIABILITY; VARIABILITY;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Reliability is one of the major concerns in designing integrated circuits in nanometer CMOS technologies. Problems related to transistor degradation mechanisms like NBTI/PBTI or soft gate breakdown cause time-dependent circuit performance degradation. Variability and mismatch between transistors only makes this more severe, while at the same time transistor aging can increase the variability and mismatch in the circuit over time. Finally, in advanced nanometer CMOS, the aging phenomena themselves become discrete, with both the time and the impact of degradation being fully stochastic. This paper explores these problems by means of a circuit example, indicating the time-dependent stochastic nature of offset in a comparator and its impact in flash A/D converters.
引用
收藏
页码:326 / 331
页数:6
相关论文
共 50 条
  • [11] Hot carrier reliability simulation for CMOS analog circuits
    Pressecq, F
    Noullet, JL
    Bordonado, B
    EECC'97 - PROCEEDINGS OF THE THIRD ESA ELECTRONIC COMPONENTS CONFERENCE, 1997, 395 : 345 - 350
  • [12] The analog challenge of nanometer CMOS
    Vertregt, Maarten
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 266 - 273
  • [13] Analog statistical simulation for bipolar integrated circuits
    Rencher Mark
    Analog Integrated Circuits and Signal Processing, 1991, 1 (02) : 157 - 164
  • [14] Electrothermal simulation of SOICMOS analog integrated circuits
    Yu, Feixia
    Cheng, Ming-C.
    SOLID-STATE ELECTRONICS, 2007, 51 (05) : 691 - 702
  • [15] Effects of hot-carrier degradation in analog CMOS circuits
    Thewes, R
    Weber, W
    MICROELECTRONIC ENGINEERING, 1997, 36 (1-4) : 285 - 292
  • [16] Effects of hot-carrier degradation in analog CMOS circuits
    Siemens Corporate R&D, Munich, Germany
    Microelectron Eng, 1-4 (285-292):
  • [17] Reverse statistical modeling for analog integrated circuits
    Ciccazzo, A.
    Martino, V. Cinnera
    Marotta, A.
    Rinaudo, S.
    SCIENTIFIC COMPUTING IN ELECTRICAL ENGINEERING, 2006, 9 : 309 - +
  • [18] Modeling and Simulation of Statistical Variability in Nanometer CMOS Technologies
    Asenov, A.
    Cheng, B.
    ANALOG CIRCUIT DESIGN: ROBUST DESIGN, SIGMA DELTA CONVERTERS, RFID, 2011, : 17 - +
  • [19] DESIGN OF INTEGRATED ANALOG CMOS CIRCUITS - MULTICHANNEL TELEMETRY TRANSMITTER
    STEINHAGEN, W
    ENGL, WL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (06) : 799 - 805
  • [20] Gaussian Fitness Functions for Optimizing Analog CMOS Integrated Circuits
    de Lima Moreto, Rodrigo Alves
    Thomaz, Carlos Eduardo
    Gimenez, Salvador Pinillos
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) : 1620 - 1632