AMGIE - A synthesis environment for CMOS analog integrated circuits

被引:77
|
作者
Van der Plas, G [1 ]
Debyser, G
Leyn, F
Lampaert, K
Vandenbussche, J
Gielen, GGE
Sansen, W
Veselinovic, P
Leenaerts, D
机构
[1] Katholieke Univ Leuven, Dept Elect Engn, ESAT, MICAS, B-3001 Louvain, Belgium
[2] DNS Belgium VZW, B-3000 Louvain, Belgium
[3] Conexant Syst Inc, Newport Beach, CA 92660 USA
[4] ASM Lithog, NL-5503 LA Veldhoven, Netherlands
[5] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
analog design; analog synthesis; design reuse; layout; performance optimization; transistor sizing;
D O I
10.1109/43.945301
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A synthesis environment for analog integrated circuits is presented that is able to drastically increase design and layout productivity for analog blocks. The system covers the complete design flow from specification over topology selection and optimal circuit sizing down to automatic layout generation and performance characterization. It follows a hierarchical refinement strategy for more complex cells and is process independent. The sizing is based on an improved equation-based optimization approach, where the circuit behavior is characterized by declarative models that are then converted in a sequential design plan. Supporting tools have been developed to reduce the total effort to set up a new circuit topology in the system's database. The performance-driven layout generation tool guarantees layouts that satisfy all performance constraints. Redesign support is included in the design flow management to perform backtracking in case of design problems. The experimental results illustrate the productiveness and efficiency of the environment for the synthesis and process tuning of frequently used analog cells.
引用
收藏
页码:1037 / 1058
页数:22
相关论文
共 50 条
  • [1] Synthesis of analog CMOS circuits
    Shanker, KR
    Vasudevan, V
    TENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS, 1997, : 439 - 444
  • [2] Hierarchical characterization of analog integrated CMOS circuits
    Eckmuller, J
    Gropl, M
    Grab, H
    DESIGN, AUTOMATION AND TEST IN EUROPE, PROCEEDINGS, 1998, : 636 - 643
  • [3] Synthesis of analog integrated circuits
    Vodopivec, A
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2003, 33 (01): : 57 - 59
  • [4] Improving symbolic analysis in CMOS analog integrated circuits
    Aguila-Meza, J
    Torres-Papaqui, L
    Tlelo-Cuautle, E
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5, PROCEEDINGS, 2004, : 193 - 196
  • [5] DESIGN OF INTEGRATED ANALOG CMOS CIRCUITS - MULTICHANNEL TELEMETRY TRANSMITTER
    STEINHAGEN, W
    ENGL, WL
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1978, 13 (06) : 799 - 805
  • [6] Gaussian Fitness Functions for Optimizing Analog CMOS Integrated Circuits
    de Lima Moreto, Rodrigo Alves
    Thomaz, Carlos Eduardo
    Gimenez, Salvador Pinillos
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2017, 36 (10) : 1620 - 1632
  • [7] A fixed transconductance bias technique for CMOS analog integrated circuits
    Pavan, S
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 661 - 664
  • [8] On synthesis of manufacturable and testable analog integrated circuits
    Huang, WH
    Resh, JA
    Wey, CL
    1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 340 - 343
  • [9] TECHNIQUES FOR SYNTHESIS OF ANALOG INTEGRATED-CIRCUITS
    ANTAO, BAA
    BRODERSEN, AJ
    IEEE DESIGN & TEST OF COMPUTERS, 1992, 9 (01): : 8 - 18
  • [10] CMOS ANALOG INTEGRATED-CIRCUITS BASED ON WEAK INVERSION OPERATION
    VITTOZ, E
    FELLRATH, J
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1977, 12 (03) : 224 - 231