AMGIE - A synthesis environment for CMOS analog integrated circuits

被引:77
|
作者
Van der Plas, G [1 ]
Debyser, G
Leyn, F
Lampaert, K
Vandenbussche, J
Gielen, GGE
Sansen, W
Veselinovic, P
Leenaerts, D
机构
[1] Katholieke Univ Leuven, Dept Elect Engn, ESAT, MICAS, B-3001 Louvain, Belgium
[2] DNS Belgium VZW, B-3000 Louvain, Belgium
[3] Conexant Syst Inc, Newport Beach, CA 92660 USA
[4] ASM Lithog, NL-5503 LA Veldhoven, Netherlands
[5] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
analog design; analog synthesis; design reuse; layout; performance optimization; transistor sizing;
D O I
10.1109/43.945301
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A synthesis environment for analog integrated circuits is presented that is able to drastically increase design and layout productivity for analog blocks. The system covers the complete design flow from specification over topology selection and optimal circuit sizing down to automatic layout generation and performance characterization. It follows a hierarchical refinement strategy for more complex cells and is process independent. The sizing is based on an improved equation-based optimization approach, where the circuit behavior is characterized by declarative models that are then converted in a sequential design plan. Supporting tools have been developed to reduce the total effort to set up a new circuit topology in the system's database. The performance-driven layout generation tool guarantees layouts that satisfy all performance constraints. Redesign support is included in the design flow management to perform backtracking in case of design problems. The experimental results illustrate the productiveness and efficiency of the environment for the synthesis and process tuning of frequently used analog cells.
引用
收藏
页码:1037 / 1058
页数:22
相关论文
共 50 条
  • [31] ANALOG CMOS DETERMINISTIC BOLTZMANN CIRCUITS
    SCHNEIDER, CR
    CARD, HC
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1993, 28 (08) : 907 - 914
  • [32] Performance space modeling for hierarchical synthesis of analog integrated circuits
    Gielen, G
    McConaghy, T
    Eeckelaert, T
    42ND DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2005, 2005, : 881 - 886
  • [33] Automated topology synthesis of analog and RF integrated circuits: A survey
    Sorkhabi, Samin Ebrahim
    Zhang, Lihong
    INTEGRATION-THE VLSI JOURNAL, 2017, 56 : 128 - 138
  • [34] Analog CMOS integrated circuits for high-temperature operation with leakage current compensation
    Mizuno, K
    Ohta, N
    Kitagawa, F
    Nagase, H
    1998 FOURTH INTERNATIONAL HIGH TEMPERATURE ELECTRONICS CONFERENCE, 1998, : 41 - 44
  • [35] Current-mode CMOS integrated circuits for analog computation and signal processing: A tutorial
    Wang, Zhenhua
    Analog Integrated Circuits and Signal Processing, 1991, 1 (04) : 287 - 295
  • [36] Influence of the operating regimes of MOS transistors on the sizing and optimization of CMOS analog integrated Circuits
    Lberni, Abdelaziz
    Sallem, Amin
    Marktani, Malika Alami
    Masmoudi, Nouri
    Ahaitouf, Abdelaziz
    Ahaitouf, Ali
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2022, 143
  • [37] Coping with process variations in ultra-low power CMOS analog integrated circuits
    Wang, Z.
    Savci, H. S.
    Griggs, J. D.
    Dogan, N. S.
    Arvas, E.
    PROCEEDINGS IEEE SOUTHEASTCON 2007, VOLS 1 AND 2, 2007, : 54 - +
  • [38] An efficient DC root solving algorithm with guaranteed convergence for analog integrated CMOS circuits
    Leyn, F
    Gielen, G
    Sansen, W
    1998 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1998, : 304 - 307
  • [39] SiSMA - A tool for efficient analysis of analog CMOS integrated circuits affected by device mismatch
    Biagetti, G
    Orcioni, S
    Turchetti, C
    Crippa, P
    Alessandrini, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (02) : 192 - 207
  • [40] Robust design and yield enhancement of low-voltage CMOS analog integrated circuits
    Tarim, TB
    Ismail, M
    Kuntman, HH
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2001, 48 (04) : 475 - 486