AMGIE - A synthesis environment for CMOS analog integrated circuits

被引:77
|
作者
Van der Plas, G [1 ]
Debyser, G
Leyn, F
Lampaert, K
Vandenbussche, J
Gielen, GGE
Sansen, W
Veselinovic, P
Leenaerts, D
机构
[1] Katholieke Univ Leuven, Dept Elect Engn, ESAT, MICAS, B-3001 Louvain, Belgium
[2] DNS Belgium VZW, B-3000 Louvain, Belgium
[3] Conexant Syst Inc, Newport Beach, CA 92660 USA
[4] ASM Lithog, NL-5503 LA Veldhoven, Netherlands
[5] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
analog design; analog synthesis; design reuse; layout; performance optimization; transistor sizing;
D O I
10.1109/43.945301
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A synthesis environment for analog integrated circuits is presented that is able to drastically increase design and layout productivity for analog blocks. The system covers the complete design flow from specification over topology selection and optimal circuit sizing down to automatic layout generation and performance characterization. It follows a hierarchical refinement strategy for more complex cells and is process independent. The sizing is based on an improved equation-based optimization approach, where the circuit behavior is characterized by declarative models that are then converted in a sequential design plan. Supporting tools have been developed to reduce the total effort to set up a new circuit topology in the system's database. The performance-driven layout generation tool guarantees layouts that satisfy all performance constraints. Redesign support is included in the design flow management to perform backtracking in case of design problems. The experimental results illustrate the productiveness and efficiency of the environment for the synthesis and process tuning of frequently used analog cells.
引用
收藏
页码:1037 / 1058
页数:22
相关论文
共 50 条
  • [21] Dynamic compression for sampled-data signals in analog integrated CMOS circuits
    Uhlemann, V
    Hosticka, BJ
    Klinke, R
    ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2004 - 2007
  • [22] DESIGN CONSIDERATIONS IN HIGH-TEMPERATURE ANALOG CMOS INTEGRATED-CIRCUITS
    SHOUCAIR, FS
    IEEE TRANSACTIONS ON COMPONENTS HYBRIDS AND MANUFACTURING TECHNOLOGY, 1986, 9 (03): : 242 - 251
  • [23] Transconductance/Drain Current Based Distortion Analysis for Analog CMOS Integrated Circuits
    Ou, Jack
    Farahmand, Farid
    2012 IEEE 10TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2012, : 61 - 64
  • [24] A DESIGN ENVIRONMENT FOR THE SYNTHESIS OF INTEGRATED-CIRCUITS
    CAMPOSANO, R
    ROSENSTIEL, W
    MICROPROCESSING AND MICROPROGRAMMING, 1985, 16 (2-3): : 191 - 191
  • [25] Analog integrated circuit demonstrator for electronic engineering education - An educational demonstrator for the analysis of analog CMOS circuits
    Farres, E
    Serra-Graells, F
    Uranga, A
    Barniol, N
    MICROELECTRONICS EDUCATION, 1998, : 173 - 176
  • [26] Resizing methodology for CMOS analog circuits
    Levi, Timothee
    Tomas, Jean
    Lewis, Noeelle
    Fouillat, Pascal
    VLSI CIRCUITS AND SYSTEMS III, 2007, 6590
  • [28] Analog Layout Generator for CMOS Circuits
    Yilmaz, Ender
    Duendar, Guenhan
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (01) : 32 - 45
  • [29] ANALOG CMOS MULTIPLIER FOR NEURAL CIRCUITS
    DEVOS, A
    DEBLEECKER, R
    DEVOS, J
    DEMEY, M
    DEMUNNYNCK, M
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1992, 73 (04) : 729 - 734
  • [30] A CMOS Resizing Methodology for Analog Circuits
    Levi, Timothee
    Tomas, Jean
    Lewis, Noelle
    Fouillat, Pascal
    IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (01): : 78 - 86