AMGIE - A synthesis environment for CMOS analog integrated circuits

被引:77
|
作者
Van der Plas, G [1 ]
Debyser, G
Leyn, F
Lampaert, K
Vandenbussche, J
Gielen, GGE
Sansen, W
Veselinovic, P
Leenaerts, D
机构
[1] Katholieke Univ Leuven, Dept Elect Engn, ESAT, MICAS, B-3001 Louvain, Belgium
[2] DNS Belgium VZW, B-3000 Louvain, Belgium
[3] Conexant Syst Inc, Newport Beach, CA 92660 USA
[4] ASM Lithog, NL-5503 LA Veldhoven, Netherlands
[5] Philips Res Labs, NL-5656 AA Eindhoven, Netherlands
关键词
analog design; analog synthesis; design reuse; layout; performance optimization; transistor sizing;
D O I
10.1109/43.945301
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
A synthesis environment for analog integrated circuits is presented that is able to drastically increase design and layout productivity for analog blocks. The system covers the complete design flow from specification over topology selection and optimal circuit sizing down to automatic layout generation and performance characterization. It follows a hierarchical refinement strategy for more complex cells and is process independent. The sizing is based on an improved equation-based optimization approach, where the circuit behavior is characterized by declarative models that are then converted in a sequential design plan. Supporting tools have been developed to reduce the total effort to set up a new circuit topology in the system's database. The performance-driven layout generation tool guarantees layouts that satisfy all performance constraints. Redesign support is included in the design flow management to perform backtracking in case of design problems. The experimental results illustrate the productiveness and efficiency of the environment for the synthesis and process tuning of frequently used analog cells.
引用
收藏
页码:1037 / 1058
页数:22
相关论文
共 50 条
  • [11] Bendable CMOS Digital and Analog Circuits Monolithically Integrated with a Temperature Sensor
    Honda, Wataru
    Arie, Takayuki
    Akita, Seiji
    Takei, Kuniharu
    ADVANCED MATERIALS TECHNOLOGIES, 2016, 1 (05):
  • [12] Ultra-low voltage analog integrated circuits for nanoscale CMOS
    Kinget, Peter R.
    PROCEEDINGS OF THE 2007 IEEE BIPOLAR/BICMOS CIRCUITS AND TECHNOLOGY MEETING (BCTM), 2007, : 144 - 148
  • [13] Modeling and Design for Reliability of Analog Integrated Circuits in Nanometer CMOS Technologies
    Gielen, Georges
    Maricau, Elie
    De Wit, Pieter
    ANALOG CIRCUIT DESIGN: ROBUST DESIGN, SIGMA DELTA CONVERTERS, RFID, 2011, : 3 - 16
  • [14] A simple noise modeling based testing of CMOS analog integrated circuits
    Yellampalli, S
    Srivastava, A
    NOISE IN DEVICES AND CIRCUITS III, 2005, 5844 : 276 - 283
  • [15] Stochastic degradation modeling and simulation for analog integrated circuits in nanometer CMOS
    Gielen, Georges
    Maricau, Elie
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 326 - 331
  • [16] Computer-based design of analog integrated CMOS-Circuits
    Batas, Daniel
    Fiedler, Horst
    PROCEEDINGS OF THE 11TH WSEAS INTERNATIONAL CONFERENCE ON CIRCUITS, VOL 1: CIRCUITS THEORY AND APPLICATIONS, 2007, : 31 - +
  • [17] Evolution based automatic synthesis of analog integrated circuits
    Alpaydin, G
    Balkir, S
    Dündar, G
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, PROCEEDINGS, 2002, : 65 - 68
  • [18] Evolution based synthesis of analog integrated circuits and systems
    Balkir, S
    Dündar, G
    Alpaydin, G
    2004 NASA/DOD CONFERENCE ON EVOLVABLE HARDWARE, PROCEEDINGS, 2004, : 26 - 29
  • [19] An Automated Topology Synthesis Framework for Analog Integrated Circuits
    Zhao, Zhenxin
    Zhang, Lihong
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2020, 39 (12) : 4325 - 4337
  • [20] Transconductance/Drain Current Based Sensitivity Analysis for Analog CMOS Integrated Circuits
    Ou, Jack
    Ferreira, Pietro M.
    2013 IEEE 11TH INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2013,