Low Energy, Low Latency and High Speed Array Divider Circuit Using a Shannon Theorem Based Adder Cell

被引:4
|
作者
Senthilpari, Chinnaiyan [1 ]
Diwakar, Krishnamoorthy [1 ]
Singh, Ajay K. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Jalan Ayer Keroh Lama 75450, Melaka, Malaysia
关键词
Shannon theorem; Divider; Power dissipation; Propagation delay; BSIM; 4; Latency; EPI and Throughput; PERFORMANCE;
D O I
10.2174/187221009787003311
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The paper discuses the design of 1-bit full adder circuit using Shannon theorem. This proposed full adder circuit is used as one of the circuit component for implementation of Non-Restoring and Restoring divider circuits. The proposed adder and divider schematics are designed by using DSCH2 CAD tool and their layouts are generated by Microwind 3 VLSI CAD tool. The divider circuits are designed by using standard CMOS 0.35 mu m feature size and corresponding power supply 3.5 V. The parameters analyses are carried out by BSIM 4 analysis. We have compared the simulated results of the Shannon based divider circuit with CPL and CMOS adder cell based divider circuits. We have further compared the results with published results and observed that the proposed adder cell based divider circuit dissipates lower power, gives faster response, lower latency, low EPI and high throughput.
引用
收藏
页码:61 / 72
页数:12
相关论文
共 50 条
  • [1] Low power, high speed hybrid clock divider circuit
    1600, IEEE Computer Society
  • [2] Low Power, High Speed Hybrid Clock Divider Circuit
    Reuben, John
    Zackriya, Mohammed, V
    Kittur, Harish M.
    PROCEEDINGS OF 2013 INTERNATIONAL CONFERENCE ON CIRCUITS, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2013), 2013, : 935 - 941
  • [3] High Speed Low Power Full Adder Circuit Design Using Current Comparison Based Domino
    Ajayan, J.
    Nirmal, D.
    Sivasankari, S.
    Sivaranjani, D.
    Manikandan, M.
    2014 2ND INTERNATIONAL CONFERENCE ON DEVICES, CIRCUITS AND SYSTEMS (ICDCS), 2014,
  • [4] Design high speed and low power hybrid full adder circuit
    Lueangsongchai, Sathaporn
    Tooprakai, Siraphop
    2018 18TH INTERNATIONAL SYMPOSIUM ON COMMUNICATIONS AND INFORMATION TECHNOLOGIES (ISCIT), 2018, : 22 - 25
  • [5] A high-speed low-latency digit-serial hybrid adder
    Landernäs, K
    Holmberg, J
    Vesterbacka, M
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 3, PROCEEDINGS, 2004, : 217 - 220
  • [6] DESIGN OF STORING AND RESTORING ARRAY DIVIDER CIRCUIT USING BINARY DECISION DIAGRAM-BASED ADDER/SUBTRACTOR CIRCUIT
    Senthilpari, C.
    Vishnupriya
    Lee, Chu-liang
    Deivasigamani, S.
    Rosalind
    Narmadha, G.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2024, 19 (04): : 1235 - 1253
  • [7] Design of Low Power, High Performance Area Efficient Shannon Based Adder Cell for Neural Network Training
    Saravanan, S.
    Madheswaran, M.
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON CONTROL AUTOMATION, COMMUNICATION AND ENERGY CONSERVATION INCACEC 2009 VOLUME II, 2009, : 547 - 552
  • [8] High Speed Low Area DA Based FIR Filter Using EGDI Adder
    Vijetha, K.
    Naik, B. Rajendra
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (07): : 122 - 130
  • [9] Low Area and High Speed Confined Multiplier using Multiplexer based Full Adder
    Sadhasivam, P.
    Manikandan, M.
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 458 - 461
  • [10] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,