Low Energy, Low Latency and High Speed Array Divider Circuit Using a Shannon Theorem Based Adder Cell

被引:4
|
作者
Senthilpari, Chinnaiyan [1 ]
Diwakar, Krishnamoorthy [1 ]
Singh, Ajay K. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Jalan Ayer Keroh Lama 75450, Melaka, Malaysia
关键词
Shannon theorem; Divider; Power dissipation; Propagation delay; BSIM; 4; Latency; EPI and Throughput; PERFORMANCE;
D O I
10.2174/187221009787003311
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The paper discuses the design of 1-bit full adder circuit using Shannon theorem. This proposed full adder circuit is used as one of the circuit component for implementation of Non-Restoring and Restoring divider circuits. The proposed adder and divider schematics are designed by using DSCH2 CAD tool and their layouts are generated by Microwind 3 VLSI CAD tool. The divider circuits are designed by using standard CMOS 0.35 mu m feature size and corresponding power supply 3.5 V. The parameters analyses are carried out by BSIM 4 analysis. We have compared the simulated results of the Shannon based divider circuit with CPL and CMOS adder cell based divider circuits. We have further compared the results with published results and observed that the proposed adder cell based divider circuit dissipates lower power, gives faster response, lower latency, low EPI and high throughput.
引用
收藏
页码:61 / 72
页数:12
相关论文
共 50 条
  • [21] Low Power High Speed 1-bit Full Adder Circuit Design in DSM Technology
    Yadav, Ashish
    Shrivastava, Bhawna P.
    Dadoria, Ajay Kumar
    2017 IEEE INTERNATIONAL CONFERENCE ON INFORMATION, COMMUNICATION, INSTRUMENTATION AND CONTROL (ICICIC), 2017,
  • [22] A Novel Approach to Design Low Power and High Speed Self-Repairing Full Adder Circuit
    Rani, Jyoti
    Nishad, Atul Kumar
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1938 - 1942
  • [23] A 14-transistor low power high-speed full adder cell
    Khatibzadeh, AA
    Raahemifar, K
    CCECE 2003: CANADIAN CONFERENCE ON ELECTRICAL AND COMPUTER ENGINEERING, VOLS 1-3, PROCEEDINGS: TOWARD A CARING AND HUMANE TECHNOLOGY, 2003, : 163 - 166
  • [24] Design & Study of a Low Power High Speed Full Adder Using GDI Multiplexer
    Mukherjee, Biswarup
    Ghosal, Aniruddha
    2015 IEEE 2ND INTERNATIONAL CONFERENCE ON RECENT TRENDS IN INFORMATION SYSTEMS (RETIS), 2015, : 465 - 470
  • [25] Design of low power, high speed multiplier using optimized PDP full adder
    Kathirvelu, M.
    Manigandan, D.T.
    Journal of Computational Information Systems, 2012, 8 (15): : 6347 - 6356
  • [26] AN FPGA-BASED HIGH-SPEED, LOW-LATENCY TRIGGER PROCESSOR FOR HIGH-ENERGY PHYSICS
    de Cuveland, Jan
    Rettig, Felix
    Angelov, Venelin
    Lindenstruth, Volker
    2008 INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE AND LOGIC APPLICATIONS, VOLS 1 AND 2, 2008, : 293 - 298
  • [27] Ultra Low-Power High-Speed Single-Bit Hybrid Full Adder Circuit
    Kumar, Manoj
    Baghel, R. K.
    2017 8TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND NETWORKING TECHNOLOGIES (ICCCNT), 2017,
  • [28] High performance, low latency FPGA based floating point adder and multiplier units in a virtex 4
    Karlstrom, Per
    Ehliar, Andreas
    Liu, Dake
    24TH NORCHIP CONFERENCE, PROCEEDINGS, 2006, : 31 - +
  • [29] A 10-transistor low-power high-speed full adder cell
    Mahmoud, HA
    Bayoumi, MA
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 43 - 46
  • [30] Design of Low Power High Speed Full Adder Cell with XOR/XNOR Logic Gates
    Alluri, Sudhakar
    Dasharatha, M.
    Naik, B. Rajendra
    Reddy, N. S. S.
    2016 INTERNATIONAL CONFERENCE ON COMMUNICATION AND SIGNAL PROCESSING (ICCSP), VOL. 1, 2016, : 565 - 570