Low Energy, Low Latency and High Speed Array Divider Circuit Using a Shannon Theorem Based Adder Cell

被引:4
|
作者
Senthilpari, Chinnaiyan [1 ]
Diwakar, Krishnamoorthy [1 ]
Singh, Ajay K. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Jalan Ayer Keroh Lama 75450, Melaka, Malaysia
关键词
Shannon theorem; Divider; Power dissipation; Propagation delay; BSIM; 4; Latency; EPI and Throughput; PERFORMANCE;
D O I
10.2174/187221009787003311
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The paper discuses the design of 1-bit full adder circuit using Shannon theorem. This proposed full adder circuit is used as one of the circuit component for implementation of Non-Restoring and Restoring divider circuits. The proposed adder and divider schematics are designed by using DSCH2 CAD tool and their layouts are generated by Microwind 3 VLSI CAD tool. The divider circuits are designed by using standard CMOS 0.35 mu m feature size and corresponding power supply 3.5 V. The parameters analyses are carried out by BSIM 4 analysis. We have compared the simulated results of the Shannon based divider circuit with CPL and CMOS adder cell based divider circuits. We have further compared the results with published results and observed that the proposed adder cell based divider circuit dissipates lower power, gives faster response, lower latency, low EPI and high throughput.
引用
收藏
页码:61 / 72
页数:12
相关论文
共 50 条
  • [41] Performance Analysis of a Low-Power High-Speed Hybrid 1-bit Full Adder Circuit
    Bhattacharyya, Partha
    Kundu, Bijoy
    Ghosh, Sovan
    Kumar, Vinay
    Dandapat, Anup
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (10) : 2001 - 2008
  • [42] High Performance Low Leakage power Full Adder Circuit Design Using Rate Sensing Keeper
    Ajayan, J.
    Nirmal, D.
    Sivaranjani, D.
    Sivasankari, S.
    Manikandan, M.
    2014 INTERNATIONAL CONFERENCE ON ELECTRONICS AND COMMUNICATION SYSTEMS (ICECS), 2014,
  • [43] A novel 10-transisitor low-power high-speed full adder cell
    Lu, JM
    Shu, Y
    Lin, ZH
    Wang, L
    SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 1155 - 1158
  • [44] A Novel High-Speed and Low-PDP Approximate Full Adder Cell for Image Blending
    Shahrokhi, Seyed Hossein
    Hosseinzadeh, Mehdi
    Reshadi, Midia
    Gorgin, Saeid
    MATHEMATICS, 2023, 11 (12)
  • [45] Implementation of high precision/low latency FP divider using Urdhva-Tiryakbhyam multiplier for SoC applications
    Hanuman, C. R. S.
    Kamala, J.
    Aruna, A. R.
    DESIGN AUTOMATION FOR EMBEDDED SYSTEMS, 2020, 24 (02) : 111 - 125
  • [46] Low Power - High Speed Magnitude Comparator Circuit Using 12 CNFETs
    Saini, Jitendra Kumar
    Srinivasulu, Avireni
    Kumawat, Renu
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 145 - 146
  • [47] Image processing with high-speed and low-energy approximate arithmetic circuit
    Mohammadi, Akram
    Ghanatghestani, Mokhtar Mohammadi
    Molahosseini, Amir Sabbagh
    Mehrabani, Yavar Safaei
    SUSTAINABLE COMPUTING-INFORMATICS & SYSTEMS, 2022, 36
  • [48] Parallel Extension of High-Speed Analog -Circuit FIR Equalizer for Low -Latency Optical Transceiver/Receiver
    Otsuka, Shuhei
    Koguchi, Ryo
    Sakamoto, Takahide
    2023 OPTICAL FIBER COMMUNICATIONS CONFERENCE AND EXHIBITION, OFC, 2023,
  • [49] InP-based HEMTs for high speed, low power circuit applications
    Adesida, I.
    Mahajan, A.
    Cueva, G.
    International Conference on Solid-State and Integrated Circuit Technology Proceedings, 1998, : 579 - 582
  • [50] InP-based HEMTs for high speed, low power circuit applications
    Adesida, I
    Mahajan, A
    Cueva, G
    1998 5TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY PROCEEDINGS, 1998, : 579 - 582