Low Energy, Low Latency and High Speed Array Divider Circuit Using a Shannon Theorem Based Adder Cell

被引:4
|
作者
Senthilpari, Chinnaiyan [1 ]
Diwakar, Krishnamoorthy [1 ]
Singh, Ajay K. [1 ]
机构
[1] Multimedia Univ, Fac Engn & Technol, Jalan Ayer Keroh Lama 75450, Melaka, Malaysia
关键词
Shannon theorem; Divider; Power dissipation; Propagation delay; BSIM; 4; Latency; EPI and Throughput; PERFORMANCE;
D O I
10.2174/187221009787003311
中图分类号
TB3 [工程材料学];
学科分类号
0805 ; 080502 ;
摘要
The paper discuses the design of 1-bit full adder circuit using Shannon theorem. This proposed full adder circuit is used as one of the circuit component for implementation of Non-Restoring and Restoring divider circuits. The proposed adder and divider schematics are designed by using DSCH2 CAD tool and their layouts are generated by Microwind 3 VLSI CAD tool. The divider circuits are designed by using standard CMOS 0.35 mu m feature size and corresponding power supply 3.5 V. The parameters analyses are carried out by BSIM 4 analysis. We have compared the simulated results of the Shannon based divider circuit with CPL and CMOS adder cell based divider circuits. We have further compared the results with published results and observed that the proposed adder cell based divider circuit dissipates lower power, gives faster response, lower latency, low EPI and high throughput.
引用
收藏
页码:61 / 72
页数:12
相关论文
共 50 条
  • [31] Implementation of high precision/low latency FP divider using Urdhva–Tiryakbhyam multiplier for SoC applications
    C. R. S. Hanuman
    J. Kamala
    A. R. Aruna
    Design Automation for Embedded Systems, 2020, 24 : 111 - 125
  • [32] Low-power, high-speed 1-bit inexact Full Adder cell designs applicable to low-energy image processing
    Zareei, Zahra
    Navi, Keivan
    Keshavarziyan, Peiman
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2018, 105 (03) : 375 - 384
  • [33] LOW POWER, LOW LATENCY, HIGH THROUGHPUT 16-BIT CSA ADDER USING NONCLOCKED PASS-TRANSISTOR LOGIC
    Senthilpari, C.
    Diwakar, K.
    Singh, Ajay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 581 - 596
  • [34] A High Precision Low Distortion Current Squarer/Divider Circuit Based on FGMOS Translinear Principle
    Maryan, Mohammad Moradinezhad
    Sajadinia, Hamed
    Azhari, Seyed Javad
    2019 IEEE 5TH CONFERENCE ON KNOWLEDGE BASED ENGINEERING AND INNOVATION (KBEI 2019), 2019, : 170 - 174
  • [35] ANEW HIGH SPEED, LOW POWER ADDER; USING HYBRID ANALOG-DIGITAL CIRCUITS
    Taherinejad, Nima
    Abrishamifar, Adib
    2009 EUROPEAN CONFERENCE ON CIRCUIT THEORY AND DESIGN, VOLS 1 AND 2, 2009, : 623 - 626
  • [36] Design of Low Power and High Speed Ripple Carry Adder Using Modified Feedthrough Logic
    Sahoo, Sauvagya Ranjan
    Mahapatra, Kamala Kanta
    PROCEEDINGS OF THE 2012 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, DEVICES AND INTELLIGENT SYSTEMS (CODLS), 2012, : 377 - 380
  • [37] Design of high speed and low power multiplier using dual-mode square adder
    Lakshmi, B. Jaya
    Reddy, R. Ramana
    Darimireddy, Naresh K.
    INTERNATIONAL JOURNAL OF SIGNAL AND IMAGING SYSTEMS ENGINEERING, 2023, 12 (04) : 167 - 177
  • [38] A Low Power and High Speed 10 Transistor Full Adder using Multi Threshold Technique
    Bhaskar, Akshay
    Reddy, Dheeraj
    Saravanan, Shabhari
    Naidu, Jagannadha K.
    2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 371 - 374
  • [39] Low-Leakage Full Adder Circuit Using Current Comparison Based Domino Logic
    Naveen, R.
    Thanushkodi, K.
    2013 INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET), 2013, : 41 - 45
  • [40] Low energy, long sustainable and high-speed FIR filter based on truncated multiplier with SCG-HSCG adder
    Penchalaiah, Usthulamuri
    Kumar, V. G. Siva
    MATERIALS TODAY-PROCEEDINGS, 2022, 61 : 504 - 511