Design of Low Power and High Speed Ripple Carry Adder Using Modified Feedthrough Logic

被引:0
|
作者
Sahoo, Sauvagya Ranjan [1 ]
Mahapatra, Kamala Kanta [2 ]
机构
[1] Gandhi Inst Technol, Dept Elect & Commun Engg, Bhubaneswar, Orissa, India
[2] Natl Inst Technol, Dept Elect Commun Engg, Rourkela, India
关键词
Feedthrough logic (FTL); dynamic CMOS logic circuit; low-power; high speed; ripple carry adder(RCA);
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents the design of a low power and high performance circuit using a new CMOS domino logic family called feedthrough logic (FTL). Feedthrogh logic improves the performance of arithmetic circuit by performing partial evaluation in its computational block before its input signals are valid. FTL improves the speed of arithematic circuits along with more power consumption. The proposed modified FTL achieves both reductions in average power consumption along with the improvement in speed at the cost of area. A long chain of inverter (10-stage) and a 16-bit ripple carry adder is designed by the proposed modified feedthrough logic. Then a comparison analysis has been carried out by simulating the logic circuits in 0.18 mu m technology. The simulation shows that the proposed modified circuit reduces the dynamic power consumption up to 45% along with a improvement in speed by a factor of 1.65.
引用
收藏
页码:377 / 380
页数:4
相关论文
共 50 条
  • [1] Design of Low Power and High Speed Ripple Carry Adder
    Archana, S.
    Durga, G.
    2014 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2014,
  • [2] Design of Ripple Carry Adder Using GDI Logic
    Mohan, Shoba
    Rangaswamy, Nakkeeran
    PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON SOFT COMPUTING SYSTEMS, ICSCS 2015, VOL 1, 2016, 397 : 529 - 535
  • [3] Design of Low Power and High Speed Carry Select Adder Using Brent Kung Adder
    Saxena, Pallavi
    2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA), 2015,
  • [4] Design of High Speed Carry Select Adder using Modified Parallel Prefix Adder
    Hebbar, Abhishek R.
    Srivastava, Piyush
    Joshi, Vinod Kumar
    8TH INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING & COMMUNICATIONS (ICACC-2018), 2018, 143 : 317 - 324
  • [5] Design of High Speed Carry Save Adder using Carry Lookahead Adder
    Javali, Ravikumar A.
    Nayak, Ramanath J.
    Mhetar, Ashish M.
    Lakkannavar, Manjunath C.
    2014 INTERNATIONAL CONFERENCE ON CIRCUITS, COMMUNICATION, CONTROL AND COMPUTING (I4C), 2014, : 33 - 36
  • [6] Design of Low Power and High Speed Modified Carry Select Adder for 16 bit Vedic Multiplier
    Prasad, Bhavani Y.
    Chokkakula, Ganesh
    Reddy, Srikanth P.
    Samhitha, N. R.
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [7] Low power 18T pass transistor logic ripple carry adder
    Thangasamy, Veeraiyah
    Kamsani, Noor Ain
    Hamidon, Mohd Nizar
    Hashim, Shaiful Jahari
    Yusoff, Zubaida
    Bukhori, Muhammad Faiz
    IEICE ELECTRONICS EXPRESS, 2015, 12 (06): : 1 - 12
  • [8] Design of Carry Select Adder for Low-Power and High Speed VLSI Applications
    Naik, M. Vinod Kumar
    Aneesh, Mohammed Y.
    2015 IEEE INTERNATIONAL CONFERENCE ON ELECTRICAL, COMPUTER AND COMMUNICATION TECHNOLOGIES, 2015,
  • [9] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,
  • [10] Design of High Speed Carry Select Adder Using Brent Kung Adder
    Potdukhe, Pappu P.
    Jaiswal, Vishal D.
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 652 - 655