A 14-transistor low power high-speed full adder cell

被引:0
|
作者
Khatibzadeh, AA [1 ]
Raahemifar, K [1 ]
机构
[1] Ryerson Univ, Dept Elect & Comp Engn, Toronto, ON M5B 2K3, Canada
关键词
full adder; low power; high-speed;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper describes the design of a high-speed low-power 1-bit full adder cell. The main design objectives for this adder circuit are low power consumption and higher speed at low supply voltage. Using pseudo-NMOS together with two inverters this adder cell has been designed in 0.18-mu CMOS process. Considering transistor chaining, grouping, and signal sequencing in our proposed adder layout which all have noticeable impacts on the circuit performance, shows substantial power saving and speed improvement at no area penalty. Inverters act as drivers. Therefore, each stage will not suffer degradation in its deriving capabilities. This saves power, area, and time. This adder cell in 0.18-mu CMOS process has an average delay time of 0.077ns. It also exhibits low average power dissipation of 0.156x10(-3) watt at frequency equal to 4GHz. The proposed full adder circuit has shown to provide superior performance.
引用
收藏
页码:163 / 166
页数:4
相关论文
共 50 条
  • [1] A 10-transistor low-power high-speed full adder cell
    Mahmoud, HA
    Bayoumi, MA
    [J]. ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 43 - 46
  • [2] A high-speed hybrid Full Adder with low power consumption
    Hemmati, Kamran Delfan
    Fallahpour, Mojtaba Behzad
    Golmakani, Abbas
    Hemmati, Kamyar Delfan
    [J]. IEICE ELECTRONICS EXPRESS, 2012, 9 (24): : 1900 - 1905
  • [3] A Low-Power High-Speed Hybrid Full Adder
    Mewada, Manan
    Zaveri, Mazad
    [J]. 2016 20TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2016,
  • [4] A Novel Low Power, High Speed 14 Transistor CMOS Full Adder Cell with 50% Improvement in Threshold Loss Problem
    Vigneswaran, T.
    Mukundhan, B.
    Reddy, P. Subbarami
    [J]. PROCEEDINGS OF WORLD ACADEMY OF SCIENCE, ENGINEERING AND TECHNOLOGY, VOL 13, 2006, 13 : 81 - 85
  • [5] Low power high-speed CNFET-based full adder
    Khare, Vedant
    Kumar Upadhyaya, Yogendra
    Tripathi, Ashutosh
    Kishor Johar, Arun
    Vyas, Sandeep
    [J]. Materials Today: Proceedings, 2023, 74 : 340 - 343
  • [6] A novel 10-transisitor low-power high-speed full adder cell
    Lu, JM
    Shu, Y
    Lin, ZH
    Wang, L
    [J]. SOLID-STATE AND INTEGRATED-CIRCUIT TECHNOLOGY, VOLS 1 AND 2, PROCEEDINGS, 2001, : 1155 - 1158
  • [7] A Novel high-speed low power 9T full adder
    Kumar, Sreeja S.
    Rakesh, S.
    [J]. MATERIALS TODAY-PROCEEDINGS, 2020, 24 : 1882 - 1889
  • [8] Low-power high-speed full adder for portable electronic applications
    Tung, C. -K.
    Shieh, S. -H.
    Cheng, C. -H.
    [J]. ELECTRONICS LETTERS, 2013, 49 (17) : 1063 - 1064
  • [9] Low-Power High-Speed Double Gate 1-bit Full Adder Cell
    Kumar, Raushan
    Roy, Sahadev
    Bhunia, C. T.
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS AND TELECOMMUNICATIONS, 2016, 62 (04) : 329 - 334
  • [10] A Low Power and High Speed 10 Transistor Full Adder using Multi Threshold Technique
    Bhaskar, Akshay
    Reddy, Dheeraj
    Saravanan, Shabhari
    Naidu, Jagannadha K.
    [J]. 2016 11TH INTERNATIONAL CONFERENCE ON INDUSTRIAL AND INFORMATION SYSTEMS (ICIIS), 2016, : 371 - 374