Low Area and High Speed Confined Multiplier using Multiplexer based Full Adder

被引:0
|
作者
Sadhasivam, P. [1 ]
Manikandan, M. [2 ]
机构
[1] St Peters Univ, Madras, Tamil Nadu, India
[2] Anna Univ, Dept Elect, MIT Campus, Madras, Tamil Nadu, India
关键词
BEC; Wallace; Modified Wallace; CSA;
D O I
暂无
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This paper presents a comparative study of Field Programmable Gate Array (FPGA) implementation of standard multipliers using RTL simulation. Multiplier plays a vital role in digital signal processing (DSP) applications such as finite impulse response (FIR) and discrete cosine transforms (DCT) etc. So by changing the multiplier efficiency the above applications will achieve a higher efficiency. In this the numbers of single bit adders are reduced and also it will be replaced by multiplexers. So that the LUT's FPGA has utilized fully by occupying in the lower number of slices. Significant reduction in FPGA resources, delay, and power can be achieved using confined Wallace multiplier design. These multiplication techniques are designed by using RTL simulation and it is simulated in ModelSim 6.3c and synthesis is done in Xilinx ISE 10.1. Finally the design is implemented in Spartan-3 FPGA.
引用
收藏
页码:458 / 461
页数:4
相关论文
共 50 条
  • [1] Design of High Speed Vedic Multiplier using Multiplexer based Adder
    Antony, Saji. M.
    Prasanthi, S. Sri Ranjani
    Indu, S.
    Pandey, Rajeshwari
    2015 INTERNATIONAL CONFERENCE ON CONTROL COMMUNICATION & COMPUTING INDIA (ICCC), 2015, : 448 - 453
  • [2] Design & Study of a Low Power High Speed Full Adder Using GDI Multiplexer
    Mukherjee, Biswarup
    Ghosal, Aniruddha
    2015 IEEE 2ND INTERNATIONAL CONFERENCE ON RECENT TRENDS IN INFORMATION SYSTEMS (RETIS), 2015, : 465 - 470
  • [3] Design of Area Efficient and Low Power Multipliers using Multiplexer based Full Adder
    Murugeswari, S.
    Mohideen, S. Kaja
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 388 - 392
  • [4] Design of low power, high speed multiplier using optimized PDP full adder
    Kathirvelu, M.
    Manigandan, D.T.
    Journal of Computational Information Systems, 2012, 8 (15): : 6347 - 6356
  • [5] A Novel Approach to Design Area Optimized, Energy Efficient And High Speed Wallace-Tree Multiplier Using GDI Based Full Adder
    Kumar, Korra Ravi
    2017 IEEE INTERNATIONAL CONFERENCE ON COMPUTATIONAL INTELLIGENCE AND COMPUTING RESEARCH (ICCIC), 2017, : 291 - 294
  • [6] QUATERNARY ADDER, SUBTRACTOR AND MULTIPLIER USING QUATERNARY MULTIPLEXER
    KRISHNAN, G
    SHIVAPRASAD, AP
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1987, 63 (04) : 513 - 531
  • [7] Low Power Array Multiplier Using Modified Full Adder
    Srikanth, S.
    ThahiraBanu, I.
    VishnuPriya, G.
    Usha, G.
    PROCEEDINGS OF 2ND IEEE INTERNATIONAL CONFERENCE ON ENGINEERING & TECHNOLOGY ICETECH-2016, 2016, : 1041 - 1044
  • [8] High Speed Low Area DA Based FIR Filter Using EGDI Adder
    Vijetha, K.
    Naik, B. Rajendra
    INTERNATIONAL JOURNAL OF INTEGRATED ENGINEERING, 2022, 14 (07): : 122 - 130
  • [9] A novel multiplexer-based low-power full adder
    Jiang, YT
    Al-Sheraidah, A
    Wang, Y
    Sha, E
    Chung, JG
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2004, 51 (07) : 345 - 348
  • [10] A novel Low Power Multiplexer-Based full adder cell
    Alhalabi, B
    Al-Sheraidah, A
    ICECS 2001: 8TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS I-III, CONFERENCE PROCEEDINGS, 2001, : 1433 - 1436