A universal delay line circuit for variation resilient IC with self-calibrated time-to-digital converter

被引:0
|
作者
Shao, Shuai [1 ]
Shi, Youhua [2 ]
Dai, Wentao [1 ]
Meng, Jianyi [3 ]
Shan, Weiwei [1 ]
机构
[1] Southeast Univ, Natl ASIC Syst & Res Engn Ctr, Nanjing, Jiangsu, Peoples R China
[2] Waseda Univ, Waseda Adv Res Inst, Tokyo, Japan
[3] Fudan Univ, State Key Lab ASIC & Syst, Shanghai, Peoples R China
关键词
Adaptive voltage scaling; variation resilient; universal delay monitor; time -to-digital converter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A universal delay monitor used to imitate the real critical paths is developed for variation resilient integrated circuit. This monitor is constructed based on the different proportion of logic cells and interconnects. The delay of the monitor is detected by a time-to-digital converter which keeps the sampling results precise. To reduce the deviation of the sampling results caused by PVT, a novel time-to-digital converter with self-calibration mechanism is developed. This variation resilient method based adaptive voltage scaling is applied on an ARM7 based System on a Chip on 0.18 mu m CMOS process with a 112M signoff frequency and an area of 1.3*1.3 mm(2). The simulation results show that it has a 43.42% gain of power consumption under FF corner, -25 degrees Ccompared to the fixed 1.8 V traditional design.
引用
收藏
页码:126 / 129
页数:4
相关论文
共 50 条
  • [31] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    Journal of Semiconductors, 2013, 34 (09) : 109 - 115
  • [32] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    Journal of Semiconductors, 2013, (09) : 109 - 115
  • [33] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344
  • [34] An integrated digital CMOS time-to-digital converter with sub-gate-delay resolution
    Mäntyniemi, A
    Rahkonen, T
    Kostamovaara, J
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 22 (01) : 61 - 70
  • [35] An Integrated Digital CMOS Time-to-Digital Converter with Sub-Gate-Delay Resolution
    Antti Ma¨ntyniemi
    Timo Rahkonen
    Juha Kostamovaara
    Analog Integrated Circuits and Signal Processing, 2000, 22 : 61 - 70
  • [36] Variation tolerant high resolution and low latency time-to-digital converter
    Henzler, S.
    Koeppe, S.
    Lorenz, D.
    Kamp, W.
    Kuenemund, R.
    Schmitt-Landsiedel, D.
    ESSCIRC 2007: PROCEEDINGS OF THE 33RD EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2007, : 194 - +
  • [37] A 0.02 nJ Self-calibrated 65nm CMOS Delay Line Temperature Sensor
    Xie, Shuang
    Ng, Wai Tung
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [38] A PVT-insensitive all digital CMOS time-to-digital converter based on looped delay-line with extension scheme
    Hua, Siliang
    Wang, Donghui
    Wang, Leiou
    Liu, Yan
    Li, Jiarui
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [39] An FPGA-Integrated Time-to-Digital Converter Based on a Ring Oscillator for Programmable Delay Line Resolution Measurement
    Chen, Chao
    Meng, Shengwei
    Xia, Zhenghuan
    Fang, Guangyou
    Yin, Hejun
    JOURNAL OF ELECTRICAL AND COMPUTER ENGINEERING, 2014, 2014 (2014)
  • [40] On Detecting Delay Faults Using Time-to-Digital Converter Embedded in Boundary Scan
    Yotsuyanagi, Hiroyuki
    Makimoto, Hiroyuki
    Nimiya, Takanobu
    Hashizume, Masaki
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2013, E96D (09): : 1986 - 1993