An FPGA-Integrated Time-to-Digital Converter Based on a Ring Oscillator for Programmable Delay Line Resolution Measurement

被引:2
|
作者
Chen, Chao [1 ,2 ]
Meng, Shengwei [1 ]
Xia, Zhenghuan [1 ,2 ]
Fang, Guangyou [1 ]
Yin, Hejun [3 ]
机构
[1] Chinese Acad Sci, Key Lab Electromagnet Radiat & Sensing Technol, 19 North 4th Ring Road West, Beijing 100190, Peoples R China
[2] Univ Chinese Acad Sci, Beijing 100049, Peoples R China
[3] Chinese Acad Sci, Beijing 100864, Peoples R China
基金
国家高技术研究发展计划(863计划);
关键词
Compilation and indexing terms; Copyright 2024 Elsevier Inc;
D O I
10.1155/2014/230803
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
We describe the architecture of a time-to-digital converter (TDC), specially intended to measure the delay resolution of a programmable delay line (PDL). The configuration, which consists of a ring oscillator, a frequency divider (FD), and a period measurement circuit (PMC), is implemented in a field programmable gate array (FPGA) device. The ring oscillator realized in loop containing a PDL and a look-up table (LUT) generates periodic oscillatory pulses. The FD amplifies the oscillatory period from nanosecond range to microsecond range. The time-to-digital conversion is based on counting the number of clock cycles between two consecutive pulses of the FD by the PMC. Experiments have been conducted to verify the performance of the TDC. The achieved relative errors for four PDLs are within 0.50%-1.21% and the TDC has an equivalent resolution of about 0.4 ps.
引用
收藏
页数:5
相关论文
共 50 条
  • [1] An FPGA-Integrated Time-to-Digital Converter Based on Two-Stage Pulse Shrinking
    Szplet, Ryszard
    Klepacki, Kamil
    [J]. IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 2010, 59 (06) : 1663 - 1670
  • [2] An FPGA Implementation of a Time-to-Digital Converter with a Ring Oscillator and Buffers
    Dinh Van Luan
    Nguyen Xuan Truong
    Lee, Hyuk-Jae
    [J]. 2018 INTERNATIONAL CONFERENCE ON ELECTRONICS, INFORMATION, AND COMMUNICATION (ICEIC), 2018, : 392 - 393
  • [3] Time-To-Digital Converter with adjustable resolution using a digital Vernier Ring Oscillator
    Annagrebah, A.
    Bechetoille, E.
    Chanal, H.
    Mathez, H.
    Laktineh, I.
    [J]. 2018 XXXIII CONFERENCE ON DESIGN OF CIRCUITS AND INTEGRATED SYSTEMS (DCIS), 2018,
  • [4] Harmonic Ring Oscillator Time-to-Digital Converter
    Caram, Juan Pablo
    Galloway, Jeff
    Kenney, J. Stevenson
    [J]. 2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 161 - 164
  • [5] A CMOS time-to-digital converter based on a ring oscillator for a laser radar
    Nissinen, L
    Mäntyniemi, A
    Kostamovaara, J
    [J]. ESSCIRC 2003: PROCEEDINGS OF THE 29TH EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2003, : 469 - 472
  • [6] A Self-Timed Ring Based Time-to-Digital Converter on FPGA
    Zhang, Minmin
    Jiang, Jianfei
    Wang, Qin
    Huang, Jia
    [J]. 2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 980 - 982
  • [7] An integrated digital CMOS time-to-digital converter with sub-gate-delay resolution
    Mäntyniemi, A
    Rahkonen, T
    Kostamovaara, J
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 22 (01) : 61 - 70
  • [8] An Integrated Digital CMOS Time-to-Digital Converter with Sub-Gate-Delay Resolution
    Antti Ma¨ntyniemi
    Timo Rahkonen
    Juha Kostamovaara
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 22 : 61 - 70
  • [9] An accurate time-to-digital converter based on a self-timed ring oscillator for on-the-fly time measurement
    Assia El-Hadbi
    Abdelkarim Cherkaoui
    Oussama Elissati
    Jean Simatic
    Laurent Fesquet
    [J]. Analog Integrated Circuits and Signal Processing, 2018, 97 : 471 - 481
  • [10] An accurate time-to-digital converter based on a self-timed ring oscillator for on-the-fly time measurement
    El-Hadbi, Assia
    Cherkaoui, Abdelkarim
    Elissati, Oussama
    Simatic, Jean
    Fesquet, Laurent
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2018, 97 (03) : 471 - 481