A universal delay line circuit for variation resilient IC with self-calibrated time-to-digital converter

被引:0
|
作者
Shao, Shuai [1 ]
Shi, Youhua [2 ]
Dai, Wentao [1 ]
Meng, Jianyi [3 ]
Shan, Weiwei [1 ]
机构
[1] Southeast Univ, Natl ASIC Syst & Res Engn Ctr, Nanjing, Jiangsu, Peoples R China
[2] Waseda Univ, Waseda Adv Res Inst, Tokyo, Japan
[3] Fudan Univ, State Key Lab ASIC & Syst, Shanghai, Peoples R China
关键词
Adaptive voltage scaling; variation resilient; universal delay monitor; time -to-digital converter;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A universal delay monitor used to imitate the real critical paths is developed for variation resilient integrated circuit. This monitor is constructed based on the different proportion of logic cells and interconnects. The delay of the monitor is detected by a time-to-digital converter which keeps the sampling results precise. To reduce the deviation of the sampling results caused by PVT, a novel time-to-digital converter with self-calibration mechanism is developed. This variation resilient method based adaptive voltage scaling is applied on an ARM7 based System on a Chip on 0.18 mu m CMOS process with a 112M signoff frequency and an area of 1.3*1.3 mm(2). The simulation results show that it has a 43.42% gain of power consumption under FF corner, -25 degrees Ccompared to the fixed 1.8 V traditional design.
引用
收藏
页码:126 / 129
页数:4
相关论文
共 50 条
  • [41] An innovative linear response time-to-digital converter with a branched propagation delay chain
    Chang, CY
    Sun, WL
    Wang, NC
    Leung, CY
    REVIEW OF SCIENTIFIC INSTRUMENTS, 2000, 71 (06): : 2572 - 2576
  • [42] A 6-bit 500-Ms/s digital self-calibrated pipelined analog-to-digital converter
    Chen, YH
    Lee, TC
    PROCEEDINGS OF 2004 IEEE ASIA-PACIFIC CONFERENCE ON ADVANCED SYSTEM INTEGRATED CIRCUITS, 2004, : 98 - 101
  • [43] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements
    Yao, Chen
    Jonsson, Fredrik
    Chen, Jian
    Zheng, Li-Rong
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [44] Propagation delay ring time-to-digital converter for high repetition laser ranging
    Chang, Chihyao, 2000, Board of Optronics Lasers, China (11):
  • [45] A high resolution digital CMOS time-to-digital converter based on nested delay locked loops
    Mantyniemi, A
    Rahkonen, T
    Kostamovaara, J
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 2: ANALOG AND DIGITAL CIRCUITS, 1999, : 537 - 540
  • [46] A Self-Timed Ring Based Time-to-Digital Converter on FPGA
    Zhang, Minmin
    Jiang, Jianfei
    Wang, Qin
    Huang, Jia
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 980 - 982
  • [47] Time-based all-digital ΔΣ time-to-digital converter with pre-skewed bi-directional gated delay line time integrator
    Yuan, Fei
    Parekh, Parth
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (01) : 25 - 34
  • [48] A Range-Extended and Area-Efficient Time-to-Digital Converter Utilizing Ring-Tapped Delay Line
    Wang, Xin-Gang
    Wang, Fei
    Jia, Rui
    Chen, Rui
    Zhi, Tian
    Yang, Hai-Gang
    IEICE TRANSACTIONS ON ELECTRONICS, 2013, E96C (09): : 1184 - 1194
  • [49] A Successive Approximation Time-to-Digital Converter with Single Set of Delay Lines for Time Interval Measurements
    Szyduczynski, Jakub
    Koscielnik, Dariusz
    Miskowicz, Marek
    SENSORS, 2019, 19 (05)
  • [50] A CMOS TIME-TO-DIGITAL CONVERTER LSI WITH HALF-NANOSECOND RESOLUTION USING A RING GATE DELAY-LINE
    WATANABE, T
    MAKINO, Y
    OHTSUKA, Y
    AKITA, S
    HATTORI, T
    IEICE TRANSACTIONS ON ELECTRONICS, 1993, E76C (12) : 1774 - 1779