A high resolution digital CMOS time-to-digital converter based on nested delay locked loops

被引:0
|
作者
Mantyniemi, A [1 ]
Rahkonen, T [1 ]
Kostamovaara, J [1 ]
机构
[1] Univ Oulu, Elect Lab, Dept Elect Engn, FIN-90570 Oulu, Finland
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an integrated digital CMOS time-to-digital converter, TDC, with sub-gate-delay LSB width and 50 ps single shot resolution which equals 7 mm in time-of-flight laser rangefinding measurement. The circuit was fabricated in an 0.8 mu m standard digital CMOS process. The measurement is based On a counter and a novel two step parallel interpolation that uses only 32 delay elements in two nested 16 element delay locked loops to provide 128 LSBs in the interpolator that resolves the timing within the reference clock cycle. The TDC has a fast conversion rate because of flash principle and requires no external calibration because the delay elements used for timing have been delay locked to the reference clock period. This TDC also has a very good temperature stability of 0.03 ps/degrees C and a low current consumption of < 20 mA from a +5 V supply.
引用
收藏
页码:537 / 540
页数:4
相关论文
共 50 条
  • [1] An integrated digital CMOS time-to-digital converter with sub-gate-delay resolution
    Mäntyniemi, A
    Rahkonen, T
    Kostamovaara, J
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 22 (01) : 61 - 70
  • [2] An Integrated Digital CMOS Time-to-Digital Converter with Sub-Gate-Delay Resolution
    Antti Ma¨ntyniemi
    Timo Rahkonen
    Juha Kostamovaara
    [J]. Analog Integrated Circuits and Signal Processing, 2000, 22 : 61 - 70
  • [3] CMOS time-to-digital converter without delay time
    Choi, JH
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [4] A high-resolution CMOS time-to-digital converter utilizing a Vernier delay line
    Dudek, P
    Szczepanski, S
    Hatfield, JV
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2000, 35 (02) : 240 - 247
  • [5] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    [J]. Journal of Semiconductors., 2013, 34 (09) - 115
  • [6] Design of a delay-locked-loop-based time-to-digital converter
    Ma Zhaoxin
    Bai Xuefei
    Huang Lu
    [J]. JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [7] A High-Resolution Time-to-Digital Converter Based on Parallel Delay Elements
    Yao, Chen
    Jonsson, Fredrik
    Chen, Jian
    Zheng, Li-Rong
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [8] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    [J]. Journal of Semiconductors, 2013, (09) : 109 - 115
  • [9] A CMOS delay locked loop and sub-nanosecond time-to-digital converter chip
    Santos, DM
    Dow, SF
    Flasck, JM
    Levi, ME
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (03) : 1717 - 1719
  • [10] A CMOS delay locked loop and sub-nanosecond time-to-digital converter chip
    Santos, DM
    Dow, SF
    Levi, ME
    [J]. 1995 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD, VOLS 1-3, 1996, : 289 - 291