A CMOS delay locked loop and sub-nanosecond time-to-digital converter chip

被引:28
|
作者
Santos, DM [1 ]
Dow, SF [1 ]
Flasck, JM [1 ]
Levi, ME [1 ]
机构
[1] LAWRENCE BERKELEY LAB,BERKELEY,CA 94720
关键词
D O I
10.1109/23.507177
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Phase-locked loops have been employed in the past to obtain sub-nanosecond time resolution in high energy physics and nuclear science applications. An alternative solution based on a delay-locked loop (DLL) is described. This solution allows for a very high level of integration yet still offers resolution in the sub-nanosecond regime. Two variations on this solution are outlined. A novel phase detector, based on the Muller C-element, is used to implement a charge pump where the injected charge approaches zero as the loop approaches lock on the leading edge of an input clock reference. This greatly reduces timing jitter. In the second variation the loop locks to both the leading and trailing clock edges. In this second implementation, software coded layout generators are used to automatically layout a highly integrated, multichannel time-to-digital converter (TDC) targeted for one specific frequency. The two circuits, DLL and TDC, are implemented in CMOS 1.2 mu m and 0.8 mu m technologies, respectively. Test results show a timing jitter of less than 30 ps for the DLL circuit and less than 190 ps integral and differential non-linearity for the TDC circuit.
引用
收藏
页码:1717 / 1719
页数:3
相关论文
共 50 条
  • [1] A CMOS delay locked loop and sub-nanosecond time-to-digital converter chip
    Santos, DM
    Dow, SF
    Levi, ME
    [J]. 1995 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE RECORD, VOLS 1-3, 1996, : 289 - 291
  • [2] A cyclic CMOS time-to-digital converter with deep sub-nanosecond resolution
    Chen, P
    Liu, SI
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 605 - 608
  • [3] A 9-channel integrated time-to-digital converter with sub-nanosecond resolution
    Mantyniemi, A
    Rahkonen, T
    Kostamovaara, J
    [J]. 40TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1 AND 2, 1998, : 189 - 192
  • [4] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    [J]. Journal of Semiconductors., 2013, 34 (09) - 115
  • [5] Design of a delay-locked-loop-based time-to-digital converter
    Ma Zhaoxin
    Bai Xuefei
    Huang Lu
    [J]. JOURNAL OF SEMICONDUCTORS, 2013, 34 (09)
  • [6] Design of a delay-locked-loop-based time-to-digital converter
    马昭鑫
    白雪飞
    黄鲁
    [J]. Journal of Semiconductors, 2013, (09) : 109 - 115
  • [7] All Digital Time-To-Digital Converter Using Single Delay-Locked Loop
    Huang, Hong-Yi
    Tsai, Yi-Jui
    Ho, Kung-Liang
    Lin, Chan-Yu
    [J]. IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2008, : 341 - 344
  • [8] CMOS time-to-digital converter without delay time
    Choi, JH
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 2002, E85C (05) : 1216 - 1218
  • [9] Development of a sub-nanosecond time-to-digital converter based on a field-programmable gate array
    Sano, Y.
    Tomoto, M.
    Horii, Y.
    Sasaki, O.
    Uchida, T.
    Ikeno, M.
    [J]. JOURNAL OF INSTRUMENTATION, 2016, 11
  • [10] An integrated digital CMOS time-to-digital converter with sub-gate-delay resolution
    Mäntyniemi, A
    Rahkonen, T
    Kostamovaara, J
    [J]. ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2000, 22 (01) : 61 - 70