共 50 条
- [31] A low noise, wideband digital phase-locked loop based on a new Time-to-Digital Converter with subpicosecond resolution [J]. 2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 112 - 113
- [32] A cyclic CMOS time-to-digital converter with deep sub-nanosecond resolution [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 605 - 608
- [33] Cyclic CMOS time-to-digital converter with deep sub-nanosecond resolution [J]. Proceedings of the Custom Integrated Circuits Conference, 1999, : 605 - 608
- [34] An integrated digital CMOS time-to-digital converter with 92 ps LSB [J]. 1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 180 - 183
- [35] A Time-To-Digital Converter with a Resolution of 2 ns [J]. Instruments and Experimental Techniques, 2018, 61 : 355 - 358
- [38] A Hybrid Time to Digital Converter based on Digital Delay Locked Loop and Analog Time to Amplitude Converter [J]. 2017 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2017, : 322 - 325