A high resolution digital CMOS time-to-digital converter based on nested delay locked loops

被引:0
|
作者
Mantyniemi, A [1 ]
Rahkonen, T [1 ]
Kostamovaara, J [1 ]
机构
[1] Univ Oulu, Elect Lab, Dept Elect Engn, FIN-90570 Oulu, Finland
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
This paper describes an integrated digital CMOS time-to-digital converter, TDC, with sub-gate-delay LSB width and 50 ps single shot resolution which equals 7 mm in time-of-flight laser rangefinding measurement. The circuit was fabricated in an 0.8 mu m standard digital CMOS process. The measurement is based On a counter and a novel two step parallel interpolation that uses only 32 delay elements in two nested 16 element delay locked loops to provide 128 LSBs in the interpolator that resolves the timing within the reference clock cycle. The TDC has a fast conversion rate because of flash principle and requires no external calibration because the delay elements used for timing have been delay locked to the reference clock period. This TDC also has a very good temperature stability of 0.03 ps/degrees C and a low current consumption of < 20 mA from a +5 V supply.
引用
收藏
页码:537 / 540
页数:4
相关论文
共 50 条
  • [31] A low noise, wideband digital phase-locked loop based on a new Time-to-Digital Converter with subpicosecond resolution
    Lee, Minjae
    Heidari, Mohammad E.
    Abidi, Asad A.
    [J]. 2008 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2008, : 112 - 113
  • [32] A cyclic CMOS time-to-digital converter with deep sub-nanosecond resolution
    Chen, P
    Liu, SI
    [J]. PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 605 - 608
  • [33] Cyclic CMOS time-to-digital converter with deep sub-nanosecond resolution
    Chen, Poki
    Liu, Shen-Iuan
    [J]. Proceedings of the Custom Integrated Circuits Conference, 1999, : 605 - 608
  • [34] An integrated digital CMOS time-to-digital converter with 92 ps LSB
    Mantyniemi, A
    Rahkonen, T
    Kostamovaara, J
    [J]. 1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 180 - 183
  • [35] A Time-To-Digital Converter with a Resolution of 2 ns
    V. V. Sidorkin
    [J]. Instruments and Experimental Techniques, 2018, 61 : 355 - 358
  • [36] A Time-To-Digital Converter with a Resolution of 2 ns
    Sidorkin, V. V.
    [J]. INSTRUMENTS AND EXPERIMENTAL TECHNIQUES, 2018, 61 (03) : 355 - 358
  • [37] A ONE NANOSECOND RESOLUTION TIME-TO-DIGITAL CONVERTER
    LEGRELE, C
    LUGOL, JC
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1983, 30 (01) : 297 - 300
  • [38] A Hybrid Time to Digital Converter based on Digital Delay Locked Loop and Analog Time to Amplitude Converter
    Malass, Imane
    Uhring, Wilfried
    Le Normand, Jean-Pierre
    Dumas, Norbert
    Dadouche, Foudil
    [J]. 2017 29TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS (ICM), 2017, : 322 - 325
  • [39] Low-power, wide-range time-to-digital converter for all digital phase-locked loops
    Jeong, C. -H.
    Kwon, C. -K.
    Kim, H.
    Hwang, I. -C.
    Kim, S. -W.
    [J]. ELECTRONICS LETTERS, 2013, 49 (02) : 96 - 97
  • [40] Low-power CMOS time-to-digital converter
    Univ of Oulu, Oulu, Finland
    [J]. IEEE J Solid State Circuits, 9 (984-990):