A PTL based Highly Testable Structured ASIC Design Approach

被引:0
|
作者
Gulati, Kanupriya [1 ]
Jayakumar, Nikhil [2 ]
Khatri, Sunil P. [1 ]
机构
[1] Texas A&M Univ, Dept ECE, College Stn, TX 77843 USA
[2] Juniper Networks, Sunnyvale, CA USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we describe a highly testable structured ASIC design methodology which utilizes a regular, prefabricated array of pass transistor logic based if-then-else (ITE) cells as the building block for the circuit. Given a logic netlist, we first construct Reduced Order Binary Decision Diagrams (ROBDDs) for the circuit in a partitioned manner, thereby allowing the approach to handle large designs. Test generation for each of these partitions can be performed extremely efficiently. The design methodology has been demonstrated to implement sequential as well as combinational designs, with low area and delay overheads compared to an ASIC approach.
引用
收藏
页码:145 / +
页数:2
相关论文
共 50 条
  • [21] VIDEL - AN INDEPENDENT APPROACH TO ASIC DESIGN
    DYER, S
    [J]. ELECTRONIC ENGINEERING, 1988, 60 (740): : 33 - &
  • [22] ALTERNATIVE APPROACH TO ASIC DESIGN METHODOLOGY BASED ON RECONFIGURABLE LOGIC DEVICES
    DUNLOP, J
    GIRMA, D
    LYSAGHT, P
    [J]. IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1992, 139 (02): : 217 - 221
  • [23] An ILP based hierarchical global routing approach for VLSI ASIC design
    Zhen Yang
    Anthony Vannelli
    Shawki Areibi
    [J]. Optimization Letters, 2007, 1 : 281 - 297
  • [24] An ILP based hierarchical global routing approach for VLSI ASIC design
    Yang, Zhen
    Vannelli, Anthony
    Areibi, Shawki
    [J]. OPTIMIZATION LETTERS, 2007, 1 (03) : 281 - 297
  • [25] Routability Optimization for Crossbar-Switch Structured ASIC Design
    Tsai, Mei-Hsiang
    Hsu, Po-Yang
    Li, Hung-Yi
    Hung, Yi-Huang
    Liu, Yi-Yu
    [J]. ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2013, 18 (03)
  • [26] Via-programmable structured ASIC fabric based on MCML cells: Design flow and implementation
    Badel, Stphane
    Hatirnaz, IlHan
    Leblebici, Yusuf
    Brauer, Elizabeth J.
    [J]. IEEE MWSCAS'06: PROCEEDINGS OF THE 2006 49TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS,, 2006, : 85 - +
  • [27] A PARTITION AND RESYNTHESIS APPROACH TO TESTABLE DESIGN OF LARGE CIRCUITS
    KANJILAL, S
    CHAKRADHAR, ST
    AGRAWAL, VD
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1995, 14 (10) : 1268 - 1276
  • [28] Testable sequential circuit design: A partition and resynthesis approach
    Chou, RM
    Saluja, KK
    [J]. 19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 62 - 67
  • [29] DESIGN OF A MULTIMICROPROCESSOR-BASED CONTROLLER USING A STRUCTURED DESIGN APPROACH
    BARRIENTOS, C
    KLEIN, CA
    [J]. IEEE TRANSACTIONS ON INDUSTRIAL ELECTRONICS, 1984, 31 (04) : 292 - 298
  • [30] A multi parametric optimization based novel approach for an efficient Design Space Exploration for ASIC design
    Parvathanen, TulasiKrishna
    Sachdeva, Priyam
    Dhanuka, Suraj Kumar
    Gagrani, Mohit
    Sarkar, Pallabi
    [J]. 2013 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2013, : 868 - 873