A PTL based Highly Testable Structured ASIC Design Approach

被引:0
|
作者
Gulati, Kanupriya [1 ]
Jayakumar, Nikhil [2 ]
Khatri, Sunil P. [1 ]
机构
[1] Texas A&M Univ, Dept ECE, College Stn, TX 77843 USA
[2] Juniper Networks, Sunnyvale, CA USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we describe a highly testable structured ASIC design methodology which utilizes a regular, prefabricated array of pass transistor logic based if-then-else (ITE) cells as the building block for the circuit. Given a logic netlist, we first construct Reduced Order Binary Decision Diagrams (ROBDDs) for the circuit in a partitioned manner, thereby allowing the approach to handle large designs. Test generation for each of these partitions can be performed extremely efficiently. The design methodology has been demonstrated to implement sequential as well as combinational designs, with low area and delay overheads compared to an ASIC approach.
引用
收藏
页码:145 / +
页数:2
相关论文
共 50 条
  • [41] Warehouse design: A structured approach
    Baker, Peter
    Canessa, Marco
    [J]. EUROPEAN JOURNAL OF OPERATIONAL RESEARCH, 2009, 193 (02) : 425 - 436
  • [42] Design and Analysis of PTL based Basic gates and Adder with Improved Performance
    Bandi, Neeraja
    Ramavath, Rajkumar
    Meda, Sathish Kumar
    [J]. 2020 5TH IEEE INTERNATIONAL CONFERENCE ON RECENT TRENDS ON ELECTRONICS, INFORMATION, COMMUNICATION & TECHNOLOGY (RTEICT-2020), 2020, : 184 - 188
  • [43] A novel simulation and verification approach in an ASIC design process
    Husmann, D
    Keller, M
    Mahboubi, K
    Pfeiffer, U
    Schumacher, C
    [J]. IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2002, 49 (01) : 307 - 311
  • [44] ON AN IMPROVED DESIGN APPROACH FOR C-TESTABLE ORTHOGONAL ITERATIVE ARRAYS
    HUANG, WK
    LOMBARDI, F
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1988, 7 (05) : 609 - 615
  • [45] Novel Approach to Design A Testable Conservative Logic Gate For QCA Implementation
    Das, Kunal
    De, Debashis
    [J]. 2010 IEEE 2ND INTERNATIONAL ADVANCE COMPUTING CONFERENCE, 2010, : 82 - 87
  • [46] Design of the Inverter for Entertainment Equipment Based on ASIC
    Zhou, Wen-Hui
    Ke, Yi-Xun
    Liu, Jin-Hua
    [J]. INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND COMMUNICATION ENGINEERING (CSCE 2015), 2015, : 508 - 513
  • [47] A Structured Design for Highly Stretchable Electronic Skin
    Zhao, Jinsheng
    Zhang, Can
    Zou, Dan
    Liu, Xiaokun
    Cai, Lixun
    Li, Xiangyu
    Shi, Mingxing
    [J]. ADVANCED MATERIALS TECHNOLOGIES, 2019, 4 (10):
  • [48] A novel approach for on-line testable reversible logic circuit design
    Vasudevan, DP
    Lala, PK
    Parkerson, JP
    [J]. 13TH ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2004, : 325 - 330
  • [49] A model-based approach to design miniaturised structured packings for highly efficient mass transfer in gas/liquid multiphase flows
    Sebastia-Saez, Daniel
    Arellano-Garcia, Harvey
    [J]. 28TH EUROPEAN SYMPOSIUM ON COMPUTER AIDED PROCESS ENGINEERING, 2018, 43 : 821 - 826
  • [50] The ASIC Design and Verification Based on Verilog HDL
    Yuan Yuying
    Luo Yonggang
    [J]. MATERIALS SCIENCE AND INFORMATION TECHNOLOGY, PTS 1-8, 2012, 433-440 : 4578 - +