A PTL based Highly Testable Structured ASIC Design Approach

被引:0
|
作者
Gulati, Kanupriya [1 ]
Jayakumar, Nikhil [2 ]
Khatri, Sunil P. [1 ]
机构
[1] Texas A&M Univ, Dept ECE, College Stn, TX 77843 USA
[2] Juniper Networks, Sunnyvale, CA USA
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, we describe a highly testable structured ASIC design methodology which utilizes a regular, prefabricated array of pass transistor logic based if-then-else (ITE) cells as the building block for the circuit. Given a logic netlist, we first construct Reduced Order Binary Decision Diagrams (ROBDDs) for the circuit in a partitioned manner, thereby allowing the approach to handle large designs. Test generation for each of these partitions can be performed extremely efficiently. The design methodology has been demonstrated to implement sequential as well as combinational designs, with low area and delay overheads compared to an ASIC approach.
引用
收藏
页码:145 / +
页数:2
相关论文
共 50 条