A PARTITION AND RESYNTHESIS APPROACH TO TESTABLE DESIGN OF LARGE CIRCUITS

被引:9
|
作者
KANJILAL, S
CHAKRADHAR, ST
AGRAWAL, VD
机构
[1] RUTGERS STATE UNIV, DEPT COMP SCI, NEW BRUNSWICK, NJ 08903 USA
[2] NEC USA, C&C RES LABS, PRINCETON, NJ 08540 USA
[3] AT&T BELL LABS, MURRAY HILL, NJ 07974 USA
关键词
D O I
10.1109/43.466342
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new area-efficient procedure for embedding test function into the gate-level implementation of a sequential circuit. First, we develop a test machine embedding technique for a given gate-level implementation of a finite state machine. The test machine states are mapped onto the states of the given circuit such that a minimum number of new state variable dependencies are introduced. The composite function is optimized, Experimental results show that our method yields testable machine implementations that have lower area than the corresponding full scan designs. The test generation complexity for our machine implementation is the same as that for a full scan design, To apply the method to large gate-level designs, we partition the circuit into interconnected finite-state machines, Each component state machine can be specified either as its gate-level implementation or as the extracted state diagram, We incorporate test functions into each component finite state machine such that the entire interconnection of the augmented components has the same testability properties as the product machine with a single test function, ISCAS '89 benchmark circuits are partitioned into component finite state machines using a new testability-directed partitioning algorithm. Again, our embedding procedure results;in testable circuits that have lower area than the corresponding full scan designs.
引用
下载
收藏
页码:1268 / 1276
页数:9
相关论文
共 50 条
  • [1] Testable sequential circuit design: A partition and resynthesis approach
    Chou, RM
    Saluja, KK
    19TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 2001, : 62 - 67
  • [2] EASILY TESTABLE DESIGN OF LARGE DIGITAL CIRCUITS
    FUNATSU, S
    WAKATSUKI, N
    YAMADA, A
    NEC RESEARCH & DEVELOPMENT, 1979, (54): : 49 - 55
  • [3] EASILY TESTABLE DESIGN OF LARGE DIGITAL CIRCUITS.
    Funatsu, Shigehiro
    Wakatsuki, Nobuo
    Yamada, Akihiko
    NEC Research and Development, 1979, (54): : 49 - 55
  • [4] Design of Testable Reversible Sequential Circuits
    Thapliyal, Himanshu
    Ranganathan, Nagarajan
    Kotiyal, Saurabh
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (07) : 1201 - 1209
  • [5] METHOD FOR DESIGN OF TESTABLE COUNTING-CIRCUITS
    CHAPENKO, VP
    AVTOMATIKA I VYCHISLITELNAYA TEKHNIKA, 1988, (05): : 82 - 89
  • [6] DESIGN OF PARITY TESTABLE COMBINATIONAL-CIRCUITS
    BHATTACHARYA, BB
    SETH, SC
    IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (11) : 1580 - 1584
  • [7] Testable design of sequential circuits with improved fault efficiency
    Das, DK
    Bhattacharya, BB
    Ohtake, S
    Fujiwara, H
    VLSI DESIGN 2001: FOURTEENTH INTERNATIONAL CONFERENCE ON VLSI DESIGN, 2001, : 128 - 133
  • [8] DESIGN OF ROBUSTLY TESTABLE COMBINATIONAL LOGIC-CIRCUITS
    KUNDU, S
    REDDY, SM
    JHA, NK
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1991, 10 (08) : 1036 - 1048
  • [9] SYNDROME-TESTABLE DESIGN OF COMBINATIONAL-CIRCUITS
    SAVIR, J
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (06) : 442 - 451
  • [10] DESIGN OF TESTABLE LOGIC-CIRCUITS - BENNETTS,RG
    BOTTORFF, PS
    IEEE SPECTRUM, 1984, 21 (10) : 17 - 17