A PARTITION AND RESYNTHESIS APPROACH TO TESTABLE DESIGN OF LARGE CIRCUITS

被引:9
|
作者
KANJILAL, S
CHAKRADHAR, ST
AGRAWAL, VD
机构
[1] RUTGERS STATE UNIV, DEPT COMP SCI, NEW BRUNSWICK, NJ 08903 USA
[2] NEC USA, C&C RES LABS, PRINCETON, NJ 08540 USA
[3] AT&T BELL LABS, MURRAY HILL, NJ 07974 USA
关键词
D O I
10.1109/43.466342
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
We present a new area-efficient procedure for embedding test function into the gate-level implementation of a sequential circuit. First, we develop a test machine embedding technique for a given gate-level implementation of a finite state machine. The test machine states are mapped onto the states of the given circuit such that a minimum number of new state variable dependencies are introduced. The composite function is optimized, Experimental results show that our method yields testable machine implementations that have lower area than the corresponding full scan designs. The test generation complexity for our machine implementation is the same as that for a full scan design, To apply the method to large gate-level designs, we partition the circuit into interconnected finite-state machines, Each component state machine can be specified either as its gate-level implementation or as the extracted state diagram, We incorporate test functions into each component finite state machine such that the entire interconnection of the augmented components has the same testability properties as the product machine with a single test function, ISCAS '89 benchmark circuits are partitioned into component finite state machines using a new testability-directed partitioning algorithm. Again, our embedding procedure results;in testable circuits that have lower area than the corresponding full scan designs.
引用
下载
收藏
页码:1268 / 1276
页数:9
相关论文
共 50 条
  • [41] Partition and Propagate: an Error Derivation Algorithm for the Design of Approximate Circuits
    Scarabottolo, Ilaria
    Ansaloni, Giovanni
    Constantinides, George A.
    Pozzi, Laura
    PROCEEDINGS OF THE 2019 56TH ACM/EDAC/IEEE DESIGN AUTOMATION CONFERENCE (DAC), 2019,
  • [42] DFT EXPERT - DESIGNING TESTABLE VLSI CIRCUITS
    BHAWMIK, S
    PALCHAUDHURI, P
    IEEE DESIGN & TEST OF COMPUTERS, 1989, 6 (05): : 8 - 19
  • [43] On synthesis of manufacturable and testable analog integrated circuits
    Huang, WH
    Resh, JA
    Wey, CL
    1998 MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, PROCEEDINGS, 1999, : 340 - 343
  • [44] METHODS FOR SYNTHESIZING TESTABLE SEQUENTIAL-CIRCUITS
    CHENG, KT
    AGRAWAL, VD
    AT&T TECHNICAL JOURNAL, 1991, 70 (01): : 64 - 86
  • [45] Highly testable Boolean Ring logic circuits
    Kalay, Ugur
    Perkowski, Marek A.
    Hall, Douglas V.
    Proceedings of The International Symposium on Multiple-Valued Logic, 1999, : 268 - 274
  • [46] Quantum Boolean circuits are 1-testable
    Chou, Yao-Hsin
    Tsai, I-Ming
    Kuo, Sy-Yen
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2008, 7 (04) : 484 - 492
  • [47] Testable designs of multiple precharged Domino circuits
    Haniotakis, Themistoklis
    Tsiatouhas, Yiorgos
    Nikolos, Dimitris
    Efstathiou, Constantine
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (04) : 461 - 465
  • [48] Simplification of fully delay testable combinational circuits
    Matrosova, A.
    Mitrofanov, E.
    Shah, T.
    2015 IEEE 21ST INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2015, : 44 - 45
  • [49] Testable physics by design
    Choi, Chansoo
    Han, Min Cheol
    Hoff, Gabriela
    Kim, Chan Hyeong
    Kim, Sung Hun
    Pia, Maria Grazia
    Saracco, Paolo
    Weidenspointner, Georg
    21ST INTERNATIONAL CONFERENCE ON COMPUTING IN HIGH ENERGY AND NUCLEAR PHYSICS (CHEP2015), PARTS 1-9, 2015, 664
  • [50] Synthesis of fully testable circuits from BDDs
    Drechsler, R
    Shi, JH
    Fey, G
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (03) : 440 - 443