Simplification of fully delay testable combinational circuits

被引:0
|
作者
Matrosova, A. [1 ]
Mitrofanov, E. [1 ]
Shah, T. [2 ]
机构
[1] Tomsk State Univ, Dept Appl Math & Cybernet, Tomsk, Russia
[2] Indian Inst Technol, Dept Elect Engn, Bombay, Maharashtra, India
关键词
path delay fault (PDF); Binary Decision Diagram (BDD); design for testability;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Fully delay testable circuits obtained by covering ROBDD nodes with Invert-AND-OR sub-circuits and Invert-AND-XOR sub-circuits implementing Shannon decomposition formula are considered. Algorithms of finding test pairs for robust testable PDFs and validatable non robust testable PDFs of resulted circuits have been developed. They have a polynomial complexity. Experimental results demonstrate essential simplification of suggested circuits in contrast to fully delay testable circuits obtained by covering each ROBDD node with only Invert-AND-XOR sub-circuit.
引用
收藏
页码:44 / 45
页数:2
相关论文
共 50 条
  • [1] Combinational Part Structure Simplification of Fully delay Testable Sequential Circuit
    Matrosova, A.
    Mitrofanov, E.
    Roumjantseva, E.
    2014 IEEE EAST-WEST DESIGN & TEST SYMPOSIUM (EWDTS), 2014,
  • [2] Synthesizing testable combinational circuits
    Matrosova, AY
    Ostanin, SA
    Parshina, NA
    AUTOMATION AND REMOTE CONTROL, 1999, 60 (02) : 250 - 256
  • [3] Fully delay testable sequential circuits and problem of their structural minimization
    Matrosova, A.
    Mitrofanov, E.
    2014 PROCEEDINGS OF THE 14TH BIENNIAL BALTIC ELECTRONICS CONFERENCE (BEC 2014), 2014, : 93 - 96
  • [4] Low Power Testable Reversible Combinational Circuits
    Syamala, Y.
    Tilak, A. V. N.
    Srilakshmi, K.
    Chowdary, Anil T.
    PROCEEDINGS OF THE 2018 SECOND INTERNATIONAL CONFERENCE ON INTELLIGENT COMPUTING AND CONTROL SYSTEMS (ICICCS), 2018, : 1485 - 1489
  • [5] DESIGN OF PARITY TESTABLE COMBINATIONAL-CIRCUITS
    BHATTACHARYA, BB
    SETH, SC
    IEEE TRANSACTIONS ON COMPUTERS, 1989, 38 (11) : 1580 - 1584
  • [6] SYNTHESIS OF DELAY FAULT TESTABLE COMBINATIONAL LOGIC
    ROY, K
    ABRAHAM, JA
    DE, K
    LUSKY, S
    1989 IEEE INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN: DIGEST OF TECHNICAL PAPERS, 1989, : 418 - 421
  • [7] On Designing Robust Path-Delay Fault Testable Combinational Circuits based on Functional Properties
    Mitra, Rupali
    Das, Debesh K.
    Bhattacharya, Bhargab B.
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 203 - 208
  • [8] ON POLYNOMIAL-TIME TESTABLE COMBINATIONAL-CIRCUITS
    RAO, NSV
    TOIDA, S
    IEEE TRANSACTIONS ON COMPUTERS, 1994, 43 (11) : 1298 - 1308
  • [9] ON DESIGNING ROBUST TESTABLE CMOS COMBINATIONAL-CIRCUITS
    GUPTA, B
    MALAIYA, YK
    MIN, Y
    RAJSUMAN, R
    IEE PROCEEDINGS-E COMPUTERS AND DIGITAL TECHNIQUES, 1989, 136 (04): : 329 - 338
  • [10] SYNDROME-TESTABLE DESIGN OF COMBINATIONAL-CIRCUITS
    SAVIR, J
    IEEE TRANSACTIONS ON COMPUTERS, 1980, 29 (06) : 442 - 451