Algorithms and tools for network on chip based system design

被引:0
|
作者
Lei, T [1 ]
Kumar, S [1 ]
机构
[1] Jonkoping Univ, Sch Engn, Dept Elect Comp Engn, Jonkoping, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on Chip (NoC) is a new paradigm for designing core based System on Chip. It supports high degree of reusability and is scalable. In this paper, an efficient Two-Step Genetic Algorithm and the correlated software will be described mapping concurrent applications, which are described by parameterized multi-task-graph, onto a NoC with two dimensional mesh of switches as a communication backbone and populated with a known set of IP cores as computational resources. The algorithm proposes mathematical delay models and finds a good method of mapping vertices of the multi-task-graph to available cores so that every single task graph can meet its respective deadline. The correlated software has two separate tools. One can freely generate any NoC backbone and multi-task-graph for test. The other achieves Two-Step Genetic Algorithm and can give the design result within one minute on a PC platform. It also provides facilities for viewing synthetic task graphs and the working progress of genetic algorithm.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [41] Probabilistic Verification for Reliable Network-on-Chip System Design
    Lewis, Benjamin
    Hartmanns, Arnd
    Basu, Prabal
    Shridevi, Rajesh Jayashankara
    Chakraborty, Koushik
    Roy, Sanghamitra
    Zhang, Zhen
    FORMAL METHODS FOR INDUSTRIAL CRITICAL SYSTEMS, FMICS 2019, 2019, 11687 : 110 - 126
  • [42] Digital Electronic System-on-Chip Design: Methodologies, Tools, Evolution, and Trends
    Cirstea, Marcian
    Benkrid, Khaled
    Dinu, Andrei
    Ghiriti, Romeo
    Petreus, Dorin
    MICROMACHINES, 2024, 15 (02)
  • [43] Chip and System Design of Intrinsic Image Decomposition and Enhancement Based on Conditional Generative Adversarial Network
    Liu, Yi-Cheng
    Liu, Kai-Ting
    Xiao, You-Sheng
    Fan, Yu-Cheng
    2021 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE), 2021,
  • [44] Design and Implementation of Dual-Port Network on Chip Based on Multi-core System
    Song, Yu-Kun
    Qian, Qing-Song
    Zhang, Duo-Li
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1401 - 1403
  • [45] Thermal-Aware Application Mapping Strategy for Network-on-Chip Based System Design
    Manna, Kanchan
    Mukherjee, Priyajit
    Chattopadhyay, Santanu
    Sengupta, Indranil
    IEEE TRANSACTIONS ON COMPUTERS, 2018, 67 (04) : 528 - 542
  • [46] Design of Configurable, Network Based Interconnection Modules for Communication Centric System-On-Chip Applications
    Mishra, Prabhakar
    Nidhi, A.
    Kishore, J. K.
    Kotturshettar, Chetan
    2014 IEEE SYMPOSIUM ON COMPUTER APPLICATIONS AND INDUSTRIAL ELECTRONICS (ISCAIE), 2014,
  • [47] Fuzzy-based mapping algorithms to design networks-on-chip
    Taassori, Mehdi
    Niroomand, Sadegh
    Uysal, Sener
    Hadi-Vencheh, Abdollah
    Vizvari, Bela
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2016, 31 (01) : 27 - 43
  • [48] The Chip Is the Network: Toward a Science of Network-on-Chip Design
    Marculescu, Radu
    Bogdan, Paul
    FOUNDATIONS AND TRENDS IN ELECTRONIC DESIGN AUTOMATION, 2007, 2 (04): : 371 - 461
  • [49] Design and implementation of system-on-chip for peripheral component interconnect express encryption card based on multiple algorithms
    Chen Kuilin
    Feng Xi
    Fu Yingchun
    Liu Liang
    Feng Wennan
    Jiang Minggang
    Hu Yi
    Tang Xiaoke
    CIRCUIT WORLD, 2021, 47 (02) : 222 - 229
  • [50] Opencores based Embedded System on Chip for Network Applications
    Abid, F.
    Izeboudjen, N.
    Sahli, L.
    Lazib, D.
    Titri, S.
    Louiz, F.
    Bakiri, M.
    RECENT ADVANCES IN CIRCUITS, SYSTEMS AND SIGNALS, 2010, : 191 - +