Algorithms and tools for network on chip based system design

被引:0
|
作者
Lei, T [1 ]
Kumar, S [1 ]
机构
[1] Jonkoping Univ, Sch Engn, Dept Elect Comp Engn, Jonkoping, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on Chip (NoC) is a new paradigm for designing core based System on Chip. It supports high degree of reusability and is scalable. In this paper, an efficient Two-Step Genetic Algorithm and the correlated software will be described mapping concurrent applications, which are described by parameterized multi-task-graph, onto a NoC with two dimensional mesh of switches as a communication backbone and populated with a known set of IP cores as computational resources. The algorithm proposes mathematical delay models and finds a good method of mapping vertices of the multi-task-graph to available cores so that every single task graph can meet its respective deadline. The correlated software has two separate tools. One can freely generate any NoC backbone and multi-task-graph for test. The other achieves Two-Step Genetic Algorithm and can give the design result within one minute on a PC platform. It also provides facilities for viewing synthetic task graphs and the working progress of genetic algorithm.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [12] Design of time-interleaved data acquisition system based on Network on Chip
    Zhao, Jiangwei
    Xu, Chuanpei
    CONCURRENCY AND COMPUTATION-PRACTICE & EXPERIENCE, 2021, 33 (10):
  • [13] Coding Algorithms for Network on a Chip
    Salem, Ayman A.
    Abd El Ghany, Mohamed A.
    Hofmann, Klaus
    2013 IEEE 26TH INTERNATIONAL SOC CONFERENCE (SOCC), 2013, : 216 - 221
  • [14] Network-on-chip: A new paradigm for system-on-chip design
    Nurmi, Jari
    2005 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2005, : 2 - 6
  • [15] Network-on-Chip Design for Heterogeneous Multiprocessor System-on-Chip
    Phanibhushana, Bharath
    Kundu, Sandip
    2014 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2014, : 487 - 492
  • [16] Design of Chip Verification Platform Based on Network
    Yang, Pei
    Chen, Weitong
    Lai, Jinmei
    2016 13TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2016, : 1485 - 1487
  • [17] FEM Based Design of a Chip Breaker for the Machining with PCD Tools
    Gonzalo, Oscar
    Quintana, Iban
    Etxarri, Jon
    MODELLING OF MACHINING OPERATIONS, 2011, 223 : 133 - 141
  • [18] Design of art teaching multimedia system based on genetic algorithms and computer network
    Chen Jing
    Soft Computing, 2023, 27 : 6823 - 6833
  • [19] Artificial immune theory based network intrusion detection system and the algorithms design
    Yang, XR
    Shen, JY
    Wang, R
    2002 INTERNATIONAL CONFERENCE ON MACHINE LEARNING AND CYBERNETICS, VOLS 1-4, PROCEEDINGS, 2002, : 73 - 77
  • [20] Design of art teaching multimedia system based on genetic algorithms and computer network
    Jing, Chen
    SOFT COMPUTING, 2023, 27 (10) : 6823 - 6833