Algorithms and tools for network on chip based system design

被引:0
|
作者
Lei, T [1 ]
Kumar, S [1 ]
机构
[1] Jonkoping Univ, Sch Engn, Dept Elect Comp Engn, Jonkoping, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on Chip (NoC) is a new paradigm for designing core based System on Chip. It supports high degree of reusability and is scalable. In this paper, an efficient Two-Step Genetic Algorithm and the correlated software will be described mapping concurrent applications, which are described by parameterized multi-task-graph, onto a NoC with two dimensional mesh of switches as a communication backbone and populated with a known set of IP cores as computational resources. The algorithm proposes mathematical delay models and finds a good method of mapping vertices of the multi-task-graph to available cores so that every single task graph can meet its respective deadline. The correlated software has two separate tools. One can freely generate any NoC backbone and multi-task-graph for test. The other achieves Two-Step Genetic Algorithm and can give the design result within one minute on a PC platform. It also provides facilities for viewing synthetic task graphs and the working progress of genetic algorithm.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [21] Design of parallel algorithms for the multi-DSP system based on the ring network
    Shao, Zili
    Sun, Shixin
    Song, Jie
    Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2000, 37 (07): : 807 - 812
  • [22] The μPP ASIC:: Design, methodologies and tools for a pay phone system-on-a-chip based on an ARM core and design reuse
    Riesco, J
    Díaz, JC
    Plaza, PI
    PROCEEDINGS OF THE IEEE 1999 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 1999, : 635 - 638
  • [23] CAD tools for early timing closure in system-on-a-chip design
    Kanazawa, Y
    Higuchi, H
    FUJITSU SCIENTIFIC & TECHNICAL JOURNAL, 2006, 42 (02): : 258 - 265
  • [24] A novel optical network on chip design for future generation of multiprocessors system on chip
    Channoufi, M.
    Lecoy, P.
    Le Beux, S.
    Attia, R.
    Delacressonniere, B.
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (03) : 236 - 243
  • [25] Design and Implementation of an On-Chip Permutation Network for Multiprocessor System-On-Chip
    Phi-Hung Pham
    Song, Junyoung
    Park, Jongsun
    Kim, Chulwoo
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (01) : 173 - 177
  • [26] A Survey of Network-On-Chip Tools
    Ben Achballah, Ahmed
    Ben Saoud, Slim
    INTERNATIONAL JOURNAL OF ADVANCED COMPUTER SCIENCE AND APPLICATIONS, 2013, 4 (09) : 61 - 67
  • [27] Design of a system-on-chip switched network and its design support
    Wiklund, D
    Liu, D
    2002 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS AND WEST SINO EXPOSITION PROCEEDINGS, VOLS 1-4, 2002, : 1279 - 1283
  • [28] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [29] Application specific network-on-chip design with guaranteed quality approximation algorithms
    Srinivasan, Krishnan
    Chatha, Karam S.
    Konjevod, Goran
    PROCEEDINGS OF THE ASP-DAC 2007, 2007, : 184 - +
  • [30] Path based algorithms for metro network design
    Laporte, Gilbert
    Pascoal, Marta M. B.
    COMPUTERS & OPERATIONS RESEARCH, 2015, 62 : 78 - 94