Application specific network-on-chip design with guaranteed quality approximation algorithms

被引:0
|
作者
Srinivasan, Krishnan [1 ]
Chatha, Karam S. [1 ]
Konjevod, Goran [1 ]
机构
[1] Arizona State Univ, Dept Comp Sci & Engn, PO Box 875406, Tempe, AZ 85287 USA
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network-on-Chip (NoC) architectures with optimized topologies have been shown to be superior to regular architectures (such as mesh) for application specific multiprocessor System-on-Chip (MPSoC) devices. The application specific NoC design problem takes as input the system-level floorplan of the computation architecture, characterized library of NoC components, and the communication performance requirements. The objective is to generate an optimized NoC topology, and routes for the communication traces on the architecture such that the performance requirements are satisfied and power consumption is minimized. The paper discusses a two stage automated approach consisting of i) core to router mapping, and ii) topology and route generation for design of custom NoC architectures. In particular it presents an optimal technique for core to router mapping (stage i), and a factor 2 approximation algorithm for custom topology generation (stage ii). The superior quality of the techniques is established by experimentation with benchmark applications, and comparisons with integer linear programming (ILP) formulations, and heuristic techniques.
引用
收藏
页码:184 / +
页数:2
相关论文
共 50 条
  • [1] Application-specific topology generation algorithms for network-on-chip design
    Tosun, S.
    Ar, Y.
    Ozdemir, S.
    IET COMPUTERS AND DIGITAL TECHNIQUES, 2012, 6 (05): : 318 - 333
  • [2] Application-Specific Heterogeneous Network-on-Chip Design
    Demirbas, Dilek
    Akturk, Ismail
    Ozturk, Ozcan
    Gudukbay, Ugur
    COMPUTER JOURNAL, 2014, 57 (08): : 1117 - 1131
  • [3] Fault-Tolerant Application Specific Network-on-Chip Design
    Shah, Parth
    Kanniganti, Abhishek
    Soumya, J.
    2017 7TH INTERNATIONAL SYMPOSIUM ON EMBEDDED COMPUTING AND SYSTEM DESIGN (ISED), 2017,
  • [4] Elastic Flow in an Application Specific Network-on-Chip
    Gebhardt, Daniel
    Stevens, Kenneth S.
    ELECTRONIC NOTES IN THEORETICAL COMPUTER SCIENCE, 2008, 200 (01) : 3 - 15
  • [5] An Efficient Link Bandwidth Design Method for Application-specific Network-on-chip
    Wang, Jian
    Li, Yubai
    Li, Huan
    IETE TECHNICAL REVIEW, 2013, 30 (02) : 102 - 107
  • [6] Artificial Bee Colony Based Mapping for Application Specific Network-on-Chip Design
    Deng, Zhi
    Gu, Huaxi
    Feng, Haizhou
    Shu, Baojian
    ADVANCES IN SWARM INTELLIGENCE, PT I, 2011, 6728 : 285 - 292
  • [7] A guaranteed-throughput switch for network-on-chip
    Liu, J
    Zheng, LR
    Tenhunen, H
    INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP, PROCEEDINGS, 2003, : 31 - 34
  • [8] A Thermal-aware Application Specific Routing Algorithm for Network-on-Chip Design
    Qian, Zhiliang
    Tsui, Chi-Ying
    2011 16TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2011,
  • [9] Converting Interfaces on Application-specific Network-on-chip
    Han, Kyuseung
    Lee, Jae-Jin
    Lee, Woojoo
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2017, 17 (04) : 505 - 513
  • [10] Application-specific Network-on-Chip Design Space Exploration Framework for Neuromorphic Processor
    Kang, Ziyang
    Wang, Shiying
    Wang, Lei
    Li, Shiming
    Qu, Lianhua
    Shi, Wei
    Gong, Rui
    Xu, Weixia
    17TH ACM INTERNATIONAL CONFERENCE ON COMPUTING FRONTIERS 2020 (CF 2020), 2020, : 71 - 80