Algorithms and tools for network on chip based system design

被引:0
|
作者
Lei, T [1 ]
Kumar, S [1 ]
机构
[1] Jonkoping Univ, Sch Engn, Dept Elect Comp Engn, Jonkoping, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on Chip (NoC) is a new paradigm for designing core based System on Chip. It supports high degree of reusability and is scalable. In this paper, an efficient Two-Step Genetic Algorithm and the correlated software will be described mapping concurrent applications, which are described by parameterized multi-task-graph, onto a NoC with two dimensional mesh of switches as a communication backbone and populated with a known set of IP cores as computational resources. The algorithm proposes mathematical delay models and finds a good method of mapping vertices of the multi-task-graph to available cores so that every single task graph can meet its respective deadline. The correlated software has two separate tools. One can freely generate any NoC backbone and multi-task-graph for test. The other achieves Two-Step Genetic Algorithm and can give the design result within one minute on a PC platform. It also provides facilities for viewing synthetic task graphs and the working progress of genetic algorithm.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [31] System design tools for broadband telecom network applications
    Lin, B
    EUROPEAN DESIGN & TEST CONFERENCE 1996 - ED&TC 96, PROCEEDINGS, 1996, : 23 - 26
  • [32] Design of Priority Based Reconfigurable Router in Network on Chip
    Ponkumar, D. David Neels
    Sushmitha, V
    Saravanan, K.
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2019, 49 (04): : 203 - 210
  • [33] Network on Chip Optimization Based on Surrogate Model Assisted Evolutionary Algorithms
    Wu, Mengyuan
    Karkar, Ammar
    Liu, Bo
    Yakovlev, Alex
    Gielen, Georges
    Grout, Vic
    2014 IEEE CONGRESS ON EVOLUTIONARY COMPUTATION (CEC), 2014, : 3266 - 3271
  • [34] Optimal design of hadoop intrusion detection system based on neural network boosting algorithms
    Liu Yansong
    Zhu Li
    Liu Feng
    JOURNAL OF INTELLIGENT & FUZZY SYSTEMS, 2019, 37 (05) : 6127 - 6138
  • [35] Reliable network-on-chip design for multi-core system-on-chip
    Chang, Kuei-Chung
    JOURNAL OF SUPERCOMPUTING, 2011, 55 (01): : 86 - 102
  • [36] Reliable network-on-chip design for multi-core system-on-chip
    Kuei-Chung Chang
    The Journal of Supercomputing, 2011, 55 : 86 - 102
  • [37] The Design of Embedded Single Chip Network Measure and Control System
    Yu Guoqing
    Sha Zhanyou
    FBIE: 2008 INTERNATIONAL SEMINAR ON FUTURE BIOMEDICAL INFORMATION ENGINEERING, PROCEEDINGS, 2008, : 259 - 262
  • [38] A high flexibility design for clock distribution network in system on chip
    Kao, Chi-Chou
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2007, 16 (01) : 51 - 63
  • [39] Automatic network generation for system-on-chip communication design
    Shin, D
    Gerstlauer, A
    Dömer, R
    Gajski, DD
    2005 International Conference on Hardware/Software Codesign and System Synthesis, 2005, : 255 - 260
  • [40] Design and efficient verification of network attached system on chip devices
    Keroe, N.
    Cadek, G. R.
    Maurer, E.
    Mueller, T.
    ELEKTROTECHNIK UND INFORMATIONSTECHNIK, 2015, 132 (06): : 289 - 295