Algorithms and tools for network on chip based system design

被引:0
|
作者
Lei, T [1 ]
Kumar, S [1 ]
机构
[1] Jonkoping Univ, Sch Engn, Dept Elect Comp Engn, Jonkoping, Sweden
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Network on Chip (NoC) is a new paradigm for designing core based System on Chip. It supports high degree of reusability and is scalable. In this paper, an efficient Two-Step Genetic Algorithm and the correlated software will be described mapping concurrent applications, which are described by parameterized multi-task-graph, onto a NoC with two dimensional mesh of switches as a communication backbone and populated with a known set of IP cores as computational resources. The algorithm proposes mathematical delay models and finds a good method of mapping vertices of the multi-task-graph to available cores so that every single task graph can meet its respective deadline. The correlated software has two separate tools. One can freely generate any NoC backbone and multi-task-graph for test. The other achieves Two-Step Genetic Algorithm and can give the design result within one minute on a PC platform. It also provides facilities for viewing synthetic task graphs and the working progress of genetic algorithm.
引用
收藏
页码:163 / 168
页数:6
相关论文
共 50 条
  • [1] Optimal Scheduling Algorithms of System Chip Power Density Based on Network on Chip
    Jiashen Li
    Yun Pan
    Russian Physics Journal, 2022, 64 : 1715 - 1723
  • [2] Optimal Scheduling Algorithms of System Chip Power Density Based on Network on Chip
    Li, Jiashen
    Pan, Yun
    RUSSIAN PHYSICS JOURNAL, 2022, 64 (09) : 1715 - 1723
  • [3] A Design and Implementation Method of IPSec Security Chip for Power Distribution Network System Based on National Cryptographic Algorithms
    Xi, Wei
    Suo, Siliang
    Cai, Tiantian
    Jian, Ganyang
    Yao, Hao
    Fan, Lin
    PROCEEDINGS OF 2019 IEEE 3RD INFORMATION TECHNOLOGY, NETWORKING, ELECTRONIC AND AUTOMATION CONTROL CONFERENCE (ITNEC 2019), 2019, : 2307 - 2310
  • [4] Design of chip character recognition system based on Neural Network
    Hu, Yutong
    Wang, Peng
    Wu, Jun
    Xu, Tingting
    Wang, Jiahan
    2019 INTERNATIONAL CONFERENCE ON OPTICAL INSTRUMENTS AND TECHNOLOGY: OPTOELECTRONIC MEASUREMENT TECHNOLOGY AND SYSTEMS, 2020, 11439
  • [5] Design And Implementation Of Mesh And Torus For Network on Chip Based System
    Sanju, V
    Chiplunkar, Niranjan
    2015 INTERNATIONAL CONFERENCE ON TRENDS IN AUTOMATION, COMMUNICATIONS AND COMPUTING TECHNOLOGY (I-TACT-15), 2015,
  • [6] Physical design tools enhanced for system-on-a-chip design
    Tuck, B
    COMPUTER DESIGN, 1996, 35 (02): : 34 - &
  • [7] Design and behavioral modeling tools for optical network-on-chip
    Brière, M
    Carrel, L
    Michalke, T
    Mieyeville, F
    O' Connor, I
    Gaffiot, F
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2004, : 738 - 739
  • [8] Early analysis tools for system-on-a-chip design
    Darringer, J.A.
    Bergamaschi, R.A.
    Bhattacharya, S.
    Brand, D.
    Herkersdorf, A.
    Morrell, J.K.
    Nair, I.I.
    Sagmeister, P.
    Shin, Y.
    1600, IBM Corporation (46):
  • [9] Early analysis tools for system-on-a-chip design
    Darringer, JA
    Bergamaschi, RA
    Bhattacharya, S
    Brand, D
    Herkersdorf, A
    Morrell, JK
    Nair, II
    Sagmeister, P
    Shin, Y
    IBM JOURNAL OF RESEARCH AND DEVELOPMENT, 2002, 46 (06) : 691 - 707
  • [10] ESPRIT developing configurable system prototyping chip and design tools
    Haavind, B
    COMPUTER DESIGN, 1997, 36 (07): : 32 - 32