Soft errors issues in low-power caches

被引:47
|
作者
Degalahal, V [1 ]
Li, L [1 ]
Narayanan, V [1 ]
Kandemir, M [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Microsyst Design Labs, University Pk, PA 16802 USA
基金
美国国家科学基金会;
关键词
cache memories; error correction coding; soft errors;
D O I
10.1109/TVLSI.2005.859474
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales, reducing leakage power and improving reliability of data. stored in memory cells is both important and challenging. While lower threshold voltages increase leakage, lower supply voltages and smaller nodal capacitances reduce energy consumption but increase soft errors rates. In this work, we present a comprehensive study of soft error rates on low-power cache design. First, we study the effect of circuit level techniques, used to reduce the leakage energy consumption, on soft error rates. Our results using custom designs show that many of these approaches may increase the soft error rates as compared to a standard 6T SRAM. We also validate the effects of voltage scaling on soft error rate by performing accelerated tests on off-the-shelf SRAM-based chips using a neutron beam source. Next, we study the impact of cache decay and drowsy cache, which are two commonly used architectural-level leakage reduction approaches, on the cache reliability. Our results indicate that the leakage optimization techniques change the reliability of cache memory. More importantly, we demonstrate that there is a tradeoff between optimizing for leakage power and improving the immunity to soft error. We also study the impact of error correcting codes on soft error rates. Based on this study, we propose an adaptive error correcting scheme to reduce the leakage energy consumption and improve reliability.
引用
收藏
页码:1157 / 1166
页数:10
相关论文
共 50 条
  • [21] Using loop invariants to fight soft errors in data caches
    Krishna N, Hari
    Son, Seung Woo
    Kandemir, Mahmut
    Li, Feihui
    ASP-DAC 2005: PROCEEDINGS OF THE ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2005, : 1317 - 1320
  • [22] Low-power filtering via minimum power soft error cancellation
    Choi, Jun Won
    Shim, Byonghyo
    Singer, Andrew C.
    Cho, Nam Ik
    IEEE TRANSACTIONS ON SIGNAL PROCESSING, 2007, 55 (10) : 5084 - 5096
  • [23] The power of glove: Soft microbial fuel cell for low-power electronics
    Winfield, Jonathan
    Chambers, Lily D.
    Stinchcombe, Andrew
    Rossiter, Jonathan
    Ieropoulos, Ioannis
    JOURNAL OF POWER SOURCES, 2014, 249 : 327 - 332
  • [24] Low-Power Testing for Low-Power Devices
    Wen, Xiaoqing
    2010 IEEE 25TH INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI SYSTEMS (DFT 2010), 2010, : 261 - 261
  • [25] Low-power Robust Complementary Polarizer STT-MRAM (CPSTT) for On-chip Caches
    Fong, Xuanyao
    Roy, Kaushik
    2013 5TH IEEE INTERNATIONAL MEMORY WORKSHOP (IMW), 2013, : 88 - 91
  • [26] Actual Fire Safety Issues of Low-Power Nuclear Plants
    Lanin D.G.
    Soldatov A.I.
    Power Technol. Eng., 2023, 2 (296-303): : 296 - 303
  • [27] A low-power digital filter IC via soft DSP
    Hegde, R
    Shanbhag, NR
    PROCEEDINGS OF THE IEEE 2001 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2001, : 309 - 312
  • [28] True Low-Power Self-Locking Soft Actuators
    Kim, Seung Jae
    Kim, Onnuri
    Park, Moon Jeong
    ADVANCED MATERIALS, 2018, 30 (12)
  • [29] Modeling soft errors for data caches and alleviating their effects on data reliability
    Kadayif, Ismail
    Sen, Hande
    Koyuncu, Selcuk
    MICROPROCESSORS AND MICROSYSTEMS, 2010, 34 (06) : 200 - 214
  • [30] Soft-Errors Resilient Logic Optimization for Low Power
    Pandey, Sujan
    Brink, Klaas
    2012 IEEE 18TH INTERNATIONAL ON-LINE TESTING SYMPOSIUM (IOLTS), 2012, : 19 - 24