Soft errors issues in low-power caches

被引:47
|
作者
Degalahal, V [1 ]
Li, L [1 ]
Narayanan, V [1 ]
Kandemir, M [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Microsyst Design Labs, University Pk, PA 16802 USA
基金
美国国家科学基金会;
关键词
cache memories; error correction coding; soft errors;
D O I
10.1109/TVLSI.2005.859474
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales, reducing leakage power and improving reliability of data. stored in memory cells is both important and challenging. While lower threshold voltages increase leakage, lower supply voltages and smaller nodal capacitances reduce energy consumption but increase soft errors rates. In this work, we present a comprehensive study of soft error rates on low-power cache design. First, we study the effect of circuit level techniques, used to reduce the leakage energy consumption, on soft error rates. Our results using custom designs show that many of these approaches may increase the soft error rates as compared to a standard 6T SRAM. We also validate the effects of voltage scaling on soft error rate by performing accelerated tests on off-the-shelf SRAM-based chips using a neutron beam source. Next, we study the impact of cache decay and drowsy cache, which are two commonly used architectural-level leakage reduction approaches, on the cache reliability. Our results indicate that the leakage optimization techniques change the reliability of cache memory. More importantly, we demonstrate that there is a tradeoff between optimizing for leakage power and improving the immunity to soft error. We also study the impact of error correcting codes on soft error rates. Based on this study, we propose an adaptive error correcting scheme to reduce the leakage energy consumption and improve reliability.
引用
收藏
页码:1157 / 1166
页数:10
相关论文
共 50 条
  • [31] Instruction scheduling to reduce switching activity of off-chip buses for low-power systems with caches
    Tomiyama, H
    Ishihara, T
    Inoue, A
    Yasuura, H
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 1998, E81A (12) : 2621 - 2629
  • [32] RECAST: Boosting tag line buffer coverage in low-power high-level caches "for free"
    Park, WH
    Moshovos, A
    Falsafi, B
    2005 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2005, : 609 - 616
  • [33] TLB and snoop energy-reduction using virtual caches in low-power chip-multiprocessors
    Ekman, M
    Dahlgren, F
    Stenström, P
    ISLPED'02: PROCEEDINGS OF THE 2002 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2002, : 243 - 246
  • [34] Reducing non-deterministic loads in low-power caches via early cache set resolution
    Kim, Soontae
    Vijaykrishnan, Narayanan
    Irwin, Mary J.
    MICROPROCESSORS AND MICROSYSTEMS, 2007, 31 (05) : 293 - 301
  • [35] Routing Protocol of Low-Power and Lossy Network: Survey and Open Issues
    Aljarrah, Emran
    Yassein, Muneer Bani
    Aljawarneh, Shadi
    2016 INTERNATIONAL CONFERENCE ON ENGINEERING & MIS (ICEMIS), 2016,
  • [36] Low-power Bandgap Reference with Soft Startup for Energy Scavenging Applications
    Retdian, Nicodimus
    2019 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2019,
  • [37] A New Low-Power Soft-Error Tolerant SRAM Cell
    Axelos, Nicholas
    Pekmestzi, Kiamal
    Moschopoulos, Nikolaos
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 399 - 404
  • [38] Low-power adaptive FIR equalizer via soft error cancellation
    Choi, Jun Won
    Singer, Andrew C.
    Cho, Nam Ik
    2006 IEEE INTERNATIONAL CONFERENCE ON ACOUSTICS, SPEECH AND SIGNAL PROCESSING, VOLS 1-13, 2006, : 4103 - 4106
  • [39] Integrating scan design and soft error correction in low-power applications
    Imhof, Michael E.
    Wunderlich, Hans-Joachim
    Zoellin, Christian G.
    14TH IEEE INTERNATIONAL ON-LINE TESTING SYMPOSIUM, PROCEEDINGS, 2008, : 59 - 64
  • [40] Partially Protected Caches to Reduce Failures Due to Soft Errors in Multimedia Applications
    Lee, Kyoungwoo
    Shrivastava, Aviral
    Issenin, Ilya
    Dutt, Nikil
    Venkatasubramanian, Nalini
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2009, 17 (09) : 1343 - 1347