Soft errors issues in low-power caches

被引:47
|
作者
Degalahal, V [1 ]
Li, L [1 ]
Narayanan, V [1 ]
Kandemir, M [1 ]
Irwin, MJ [1 ]
机构
[1] Penn State Univ, Microsyst Design Labs, University Pk, PA 16802 USA
基金
美国国家科学基金会;
关键词
cache memories; error correction coding; soft errors;
D O I
10.1109/TVLSI.2005.859474
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As technology scales, reducing leakage power and improving reliability of data. stored in memory cells is both important and challenging. While lower threshold voltages increase leakage, lower supply voltages and smaller nodal capacitances reduce energy consumption but increase soft errors rates. In this work, we present a comprehensive study of soft error rates on low-power cache design. First, we study the effect of circuit level techniques, used to reduce the leakage energy consumption, on soft error rates. Our results using custom designs show that many of these approaches may increase the soft error rates as compared to a standard 6T SRAM. We also validate the effects of voltage scaling on soft error rate by performing accelerated tests on off-the-shelf SRAM-based chips using a neutron beam source. Next, we study the impact of cache decay and drowsy cache, which are two commonly used architectural-level leakage reduction approaches, on the cache reliability. Our results indicate that the leakage optimization techniques change the reliability of cache memory. More importantly, we demonstrate that there is a tradeoff between optimizing for leakage power and improving the immunity to soft error. We also study the impact of error correcting codes on soft error rates. Based on this study, we propose an adaptive error correcting scheme to reduce the leakage energy consumption and improve reliability.
引用
收藏
页码:1157 / 1166
页数:10
相关论文
共 50 条
  • [41] A Low-Area and Low-Power Architecture for Soft-Assisted Product Decoder
    Li, Chen
    Song, Suwen
    Wang, Zhongfeng
    2024 5TH INFORMATION COMMUNICATION TECHNOLOGIES CONFERENCE, ICTC 2024, 2024, : 280 - 284
  • [42] Low-Cost Low-Power Droop-Voltage-Aware Delay-Fault-Prevention Designs for DVS Caches
    Chou, Pei-Yuan
    Wu, I-Chen
    Lin, Jai-Wei
    Lin, Xuan-Yu
    Chen, Tien-Fu
    Lin, Tay-Jyi
    Wang, Jinn-Shyan
    PROCEEDINGS OF 2015 IEEE 11TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2015,
  • [43] Characterizing System-Level Vulnerability for Instruction Caches against Soft Errors
    Wang, Shuai
    2011 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2011, : 356 - 363
  • [44] Razor: Circuit-level correction of timing errors for low-power operation
    Ernst, D
    Das, S
    Lee, S
    Blaauw, D
    Austin, T
    Mudge, T
    Kim, NS
    Flautner, K
    IEEE MICRO, 2004, 24 (06) : 10 - 20
  • [45] An accurate analysis of the effects of soft errors in the instruction and data caches of a pipelined microprocessor
    Rebaudengo, M
    Reorda, MS
    Violante, M
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, PROCEEDINGS, 2003, : 602 - 607
  • [46] Tag compression for low power in instruction caches
    Yang, Ming
    Yu, Lixin
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 837 - 840
  • [47] TLB Shootdown Mitigation for Low-Power Many-Core Servers with L1 Virtual Caches
    Binh Pham
    Hower, Derek
    Bhattacharjee, Abhishek
    Cain, Trey
    IEEE COMPUTER ARCHITECTURE LETTERS, 2018, 17 (01) : 17 - 20
  • [48] Low Power Correlating Caches for Network Processors
    Mallik, Arindam
    Memik, Gokhan
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (02) : 108 - 118
  • [49] Special section on low-power LSI and low-power IP - Foreword
    Ishibashi, K
    IEICE TRANSACTIONS ON ELECTRONICS, 2005, E88C (04) : 467 - 467
  • [50] LOW-POWER BIPOLAR TECHNIQUE BEGETS LOW-POWER LSI LOGIC
    XYLANDER, MP
    ELECTRONICS, 1972, 45 (16): : 80 - &