A 9.08 ENOB 10b 400MS/s Subranging SAR ADC with Subsetted CDAC and PDAS in 40nm CMOS

被引:6
|
作者
Yu, Qiang [1 ]
Zhou, Xiong [1 ]
Hu, Kefeng [1 ]
Huang, Zijian [1 ]
Chen, Haiwen [1 ]
Si, Xin [1 ]
Yang, Jinda [2 ]
Li, Qiang [1 ]
机构
[1] Univ Elect Sci & Technol China, Inst Integrated Circuits & Syst, Chengdu, Peoples R China
[2] Chengdu Sino Microelect Technol, Chengdu, Peoples R China
基金
中国国家自然科学基金;
关键词
SAR ADC; subranging; PDAS; dynamic circuit design;
D O I
10.1109/ESSCIRC53450.2021.9567859
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a 10b 400MS/s single-channel SAR ADC is reported. Without an auxiliary sub-ADC, a subranging architecture is proposed, where only one comparator is used with the subsetted capacitive DAC (CDAC), eliminating the mismatch of comparators and saving area. For the subranging process, a partial detect-and-skip (PDAS) switching scheme is proposed, which improves both power efficiency and linearity without delay overhead. In addition, the dynamic logic circuits, including dynamic asynchronous loop (DAL) and dynamic SAR logic (DSL), are improved to reduce the power and logic propagation delay. Fabricated in a 40 nm CMOS process, this single-channel prototype operates at an enhanced sampling rate of 400 MS/s. At Nyquist, 56.4 dB SNDR and 73.1 dB SFDR are achieved. The ADC draws 3.46mW from a single 1.2V supply, leading to a FoMw of 16.0fJ/ conversion-step.
引用
收藏
页码:391 / 394
页数:4
相关论文
共 50 条
  • [41] A 1GS/s 6-to-8b 0.5mW/Qubit Cryo-CMOS SAR ADC for Quantum Computing in 40nm CMOS
    Kiene, Gerd
    Catania, Alessandro
    Overwater, Ramon
    Bruschi, Paolo
    Charbon, Edoardo
    Babaie, Masoud
    Sebastiano, Fabio
    2021 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2021, 64 : 214 - +
  • [42] A 10-bit ENOB 50-MS/s pipeline ADC in 130-nm CMOS at 1.2 V supply
    Treichler, Juerg
    Huang, Qiuting
    Burger, Thomas
    ESSCIRC 2006: PROCEEDINGS OF THE 32ND EUROPEAN SOLID-STATE CIRCUITS CONFERENCE, 2006, : 552 - +
  • [43] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, 35 (04) : 142 - 149
  • [44] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    Lu Yuxiao
    Sun Lu
    Li Zhe
    Zhou Jianjun
    JOURNAL OF SEMICONDUCTORS, 2014, 35 (04)
  • [45] A single-channel 10-bit 160 MS/s SAR ADC in 65 nm CMOS
    卢宇潇
    孙麓
    李哲
    周健军
    Journal of Semiconductors, 2014, (04) : 142 - 149
  • [46] A 10-bit 50-MS/s Asynchronous SAR ADC in 65nm CMOS
    Zhao, Jiecheng
    Huang, Zhixiang
    Hou, Xueshi
    2022 IEEE 14TH INTERNATIONAL CONFERENCE ON ADVANCED INFOCOMM TECHNOLOGY (ICAIT 2022), 2022, : 225 - 229
  • [47] A 10b 1MS/s 0.5mW SAR ADC with Double Sampling Technique
    Lee, Tagjong
    Kim, Moo-Young
    Kim, Yongtae
    Pham, Phi-Hung
    2009 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2009), 2009, : 512 - +
  • [48] A configurable nonbinary 7/8-bit 800-400 MS/s SAR ADC in 65 nm CMOS
    Mao, Henghui
    Li, Dengquan
    Liu, Shubin
    MICROELECTRONICS JOURNAL, 2022, 122
  • [49] A 500-MS/s 8-b Low Power High Speed Asynchronous SAR ADC in 40-nm CMOS
    Ding, Bowen
    Miao, Peng
    Li, Fei
    2019 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF SIGNAL PROCESSING (ICFSP 2019), 2019, : 136 - 140
  • [50] A 7-bit 40 MS/s single-ended asynchronous SAR ADC in 65 nm CMOS
    Xu, Ye
    Ytterdal, Trond
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 80 (03) : 349 - 357