Design of Low Power and Area Efficient Half Adder using Pass Transistor and Comparison of various Performance Parameters

被引:0
|
作者
Kumar, Prashant [1 ]
Bhandari, Navaneet Singh [1 ]
Bhargav, Lokesh [1 ]
Rathi, Rashmi [1 ]
Yadav, S. C. [1 ]
机构
[1] Graph Era Univ, Dept Elect & Commun Engn, Dehra Dun 248002, Uttar Pradesh, India
关键词
Half adder; CMOS NAND gate; CMOS transmission gate; 2:1 MUX; NMOS pass transistor logic (PTL);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The main objective of this paper is to design the low power consumption and less area occupied combinational circuit here we designed half adder circuit using three different logic styles: CMOS NAND gate logic, CMOS transmission gate logic, and NMOS pass transistor logic. All the circuits are simulated and compared by using Cadence Virtuoso IC 6.1.5, 180nm CMOS Technology with the supply voltage of 5V. In this paper we compare different performance parameters of these three logic styles, like power consumption, Number of transistors, propagation delay, rise time, fall time etc.
引用
收藏
页码:1477 / 1482
页数:6
相关论文
共 50 条
  • [31] AN IMPLEMENTATION OF 1-BIT LOW POWER FULL ADDER BASED ON MULTIPLEXER AND PASS TRANSISTOR LOGIC
    Parihar, Rajesh
    Tiwari, Nidhi
    Mandloi, Aditya
    Kumar, Binod
    2014 INTERNATIONAL CONFERENCE ON INFORMATION COMMUNICATION AND EMBEDDED SYSTEMS (ICICES), 2014,
  • [32] Low power logic design using push-pull pass-transistor logics
    Paik, WH
    Ki, HJ
    Kim, SW
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (05) : 467 - 478
  • [33] Low Area/Power Synthesis Using Hybrid Pass Transistor/CMOS Logic Cells in Standard Cell-Based Design Environment
    Hsiao, Shen-Fu
    Tsai, Ming-Yu
    Wen, Chia-Sheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2010, 57 (01) : 21 - 25
  • [34] Area and Power Efficient Carry Select Adder using 8T Full Adder
    Sathyabhama, B.
    Deepika, M.
    Deepthi, S.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 969 - 973
  • [35] Design & performance analysis of low power reversible residue adder
    Ankush
    Singh Bhandari, Amandeep
    International Journal of Hybrid Information Technology, 2016, 9 (09): : 93 - 102
  • [36] Implementation of Low Power Digital Multipliers Using 10 Transistor Adder Blocks
    Kudithipudi, Dhireesha
    John, Eugene
    JOURNAL OF LOW POWER ELECTRONICS, 2005, 1 (03) : 286 - 296
  • [37] Wavy channel thin film transistor for area efficient, high performance and low power applications
    Hanna, Amir N.
    Sevilla, Galo A. Torres
    Ghoneim, Mohamed T.
    Hussain, Muhammad M.
    2014 10TH CONFERENCE ON PH.D. RESEARCH IN MICROELECTRONICS AND ELECTRONICS (PRIME 2014), 2014,
  • [38] A Novel High Speed & Power Efficient Half Adder Design Using MTCMOS Technique in 45 Nanometre Regime
    Akashe, Shyam
    Tiwari, Nitesh Kumar
    Shrivas, Jayram
    Sharma, Rajeev
    2012 IEEE INTERNATIONAL CONFERENCE ON ADVANCED COMMUNICATION CONTROL AND COMPUTING TECHNOLOGIES (ICACCCT), 2012, : 157 - 161
  • [39] A BDD-based Design of an Area-Power Efficient Asynchronous Adder
    Paul, Gopal
    Reddy, Rohit
    Mandal, C. R.
    Bhattacharya, Bhargab B.
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 29 - 34
  • [40] Energy Efficient Low Power High Speed Full adder design using Hybrid Logic
    Theja, M. Nikhil
    Balakumaran, T.
    PROCEEDINGS OF IEEE INTERNATIONAL CONFERENCE ON CIRCUIT, POWER AND COMPUTING TECHNOLOGIES (ICCPCT 2016), 2016,