Design of Low Power and Area Efficient Half Adder using Pass Transistor and Comparison of various Performance Parameters

被引:0
|
作者
Kumar, Prashant [1 ]
Bhandari, Navaneet Singh [1 ]
Bhargav, Lokesh [1 ]
Rathi, Rashmi [1 ]
Yadav, S. C. [1 ]
机构
[1] Graph Era Univ, Dept Elect & Commun Engn, Dehra Dun 248002, Uttar Pradesh, India
关键词
Half adder; CMOS NAND gate; CMOS transmission gate; 2:1 MUX; NMOS pass transistor logic (PTL);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The main objective of this paper is to design the low power consumption and less area occupied combinational circuit here we designed half adder circuit using three different logic styles: CMOS NAND gate logic, CMOS transmission gate logic, and NMOS pass transistor logic. All the circuits are simulated and compared by using Cadence Virtuoso IC 6.1.5, 180nm CMOS Technology with the supply voltage of 5V. In this paper we compare different performance parameters of these three logic styles, like power consumption, Number of transistors, propagation delay, rise time, fall time etc.
引用
收藏
页码:1477 / 1482
页数:6
相关论文
共 50 条
  • [1] Low Power-Area Pass Transistor Logic Based ALU Design Using Low Power Full Adder Design
    Reddy, G. Karthik
    PROCEEDINGS OF 2015 IEEE 9TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO), 2015,
  • [2] Low Power 10-Transistor Full Adder Design Based on Degenerate Pass Transistor Logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 496 - 499
  • [3] Low-power, low-noise adder design with pass-transistor adiabatic logic
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    ICM 2000: PROCEEDINGS OF THE 12TH INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2000, : 61 - 64
  • [4] Design of Area Efficient and Low Power Multipliers using Multiplexer based Full Adder
    Murugeswari, S.
    Mohideen, S. Kaja
    SECOND INTERNATIONAL CONFERENCE ON CURRENT TRENDS IN ENGINEERING AND TECHNOLOGY (ICCTET 2014), 2014, : 388 - 392
  • [5] New Performance/Power/Area Efficient, Reliable Full Adder Design
    Purohit, Sohan
    Margala, Martin
    Lanuzza, Marco
    Corsonello, Pasquale
    GLSVLSI 2009: PROCEEDINGS OF THE 2009 GREAT LAKES SYMPOSIUM ON VLSI, 2009, : 493 - 498
  • [6] A Low Power Multiplexer Based Pass Transistor Logic Full Adder
    Kamsani, Noor Ain
    Thangasamy, Veeraiyah
    Hashim, Shaiful Jahari
    Bukhori, Muhammad Faiz
    Yusoff, Zubaida
    Hamidon, Mohd Nizar
    2015 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM), 2015, : 176 - 179
  • [7] Design of Area-Efficient and Low-Power Magnetic Full Adder
    Sreeja, R. R.
    Kamala, J.
    Sahaana, K.
    SPIN, 2025, 15 (01)
  • [8] Low Power-Area Efficient Design of 1 bit Full Adder
    Yazhini, G.
    Rajendiran, M.
    2015 2ND INTERNATIONAL CONFERENCE ON COMPUTING FOR SUSTAINABLE GLOBAL DEVELOPMENT (INDIACOM), 2015, : 1679 - 1683
  • [9] Design of area efficient and Low power Square Root Carry Select Adder
    Jayachandran, T.
    Sharmilee, K.
    Sangeetha, K. K.
    BIOSCIENCE BIOTECHNOLOGY RESEARCH COMMUNICATIONS, 2020, 13 (06): : 153 - 156
  • [10] DESIGN OF AREA & POWER EFFICIENT MGDI FULL ADDER USING POWER GATING TECHNIQUE
    Subramaniyam, Dhanasekar
    Mathiyazhagan, Deepika
    Nallusamy, Thiyagarajan
    SURANAREE JOURNAL OF SCIENCE AND TECHNOLOGY, 2024, 31 (04):