Low-power, low-noise adder design with pass-transistor adiabatic logic

被引:4
|
作者
Mahmoodi-Meimand, H [1 ]
Afzali-Kusha, A [1 ]
机构
[1] Univ Tehran, Dept Elect & Comp Engn, IC Design Ctr, Tehran, Iran
关键词
D O I
10.1109/ICM.2000.916415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the efficiency of a fully adiabatic logic circuit is compared with its combinational and pipelined static CMOS counterparts. The performance of each circuit is studied in terms of the maximum frequency of operation, the minimum voltage of operation, the circuit energy consumption, and the switching noise generated by the circuit. An 8-bit carry look-ahead adder is designed using a 0.6-mum CMOS technology for all three logic styles. Based on the post-layout simulation results, the adiabatic adder exhibits energy savings of 76% to 87% and 87% to 90% compared to its combinational and pipelined static CMOS counterparts, respectively. It also exhibits a considerable reduction in switching noise, compared to its static CMOS counterparts.
引用
收藏
页码:61 / 64
页数:4
相关论文
共 50 条
  • [1] A new type of low-power adiabatic circuit with complementary pass-transistor logic
    Hu, JP
    Cen, LZ
    Liu, X
    [J]. 2003 5TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2003, : 1235 - 1238
  • [2] Low power adiabatic multiplier with complementary pass-transistor logic
    Hu, JP
    Xu, TF
    Lin, P
    Xia, YS
    [J]. 2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1065 - 1069
  • [3] Low-power logic styles: CMOS versus pass-transistor logic
    Zimmermann, R
    Fichtner, W
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (07) : 1079 - 1090
  • [4] Efficiency of adiabatic logic for low-power, low-noise VLSI
    Mahmoodi-Meimand, H
    Afzali-Kusha, A
    Nourani, M
    [J]. PROCEEDINGS OF THE 43RD IEEE MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I-III, 2000, : 324 - 327
  • [5] Low-Power Pass-Transistor Logic-Based Full Adder and 8-Bit Multiplier
    Yin, Ningyuan
    Pan, Wanyuan
    Yu, Yihe
    Tang, Chengcheng
    Yu, Zhiyi
    [J]. ELECTRONICS, 2023, 12 (15)
  • [6] Complementary pass-transistor energy recovery logic for low-power applications
    Chang, RC
    Hung, PC
    Wang, IH
    [J]. IEE PROCEEDINGS-COMPUTERS AND DIGITAL TECHNIQUES, 2002, 149 (04): : 146 - 151
  • [7] Low power pass-transistor logic and application examples
    Taki, K
    Lee, BY
    [J]. ELECTRONICS AND COMMUNICATIONS IN JAPAN PART III-FUNDAMENTAL ELECTRONIC SCIENCE, 1998, 81 (09): : 54 - 66
  • [8] Reversed Signal Propagation BDD Based Low-Power Pass-Transistor Logic Synthesis
    Bhuvaneswari, Thangavel
    Prasad, Vishnuvajjula Charan
    Singh, Ajay Kumar
    [J]. IEEJ TRANSACTIONS ON ELECTRICAL AND ELECTRONIC ENGINEERING, 2013, 8 : S66 - S71
  • [9] A suggestion for low-power current-sensing complementary pass-transistor logic interconnection
    Cheng, KH
    Yee, LY
    Chen, JH
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 1948 - 1951
  • [10] Low power energy recovery complementary pass-transistor logic
    Chang, Robert C.
    Hung, Po-Chung
    Lin, Hsin-Lei
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2006, 15 (04) : 491 - 504