Low-power, low-noise adder design with pass-transistor adiabatic logic

被引:4
|
作者
Mahmoodi-Meimand, H [1 ]
Afzali-Kusha, A [1 ]
机构
[1] Univ Tehran, Dept Elect & Comp Engn, IC Design Ctr, Tehran, Iran
关键词
D O I
10.1109/ICM.2000.916415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the efficiency of a fully adiabatic logic circuit is compared with its combinational and pipelined static CMOS counterparts. The performance of each circuit is studied in terms of the maximum frequency of operation, the minimum voltage of operation, the circuit energy consumption, and the switching noise generated by the circuit. An 8-bit carry look-ahead adder is designed using a 0.6-mum CMOS technology for all three logic styles. Based on the post-layout simulation results, the adiabatic adder exhibits energy savings of 76% to 87% and 87% to 90% compared to its combinational and pipelined static CMOS counterparts, respectively. It also exhibits a considerable reduction in switching noise, compared to its static CMOS counterparts.
引用
收藏
页码:61 / 64
页数:4
相关论文
共 50 条
  • [21] Low Power 10-Transistor Full Adder Design Based on Degenerate Pass Transistor Logic
    Lin, Jin-Fa
    Hwang, Yin-Tsung
    Sheu, Ming-Hwa
    [J]. 2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 496 - 499
  • [22] A low-power 16 x 16-b parallel multiplier utilizing pass-transistor logic
    Law, CF
    Rofail, SS
    Yeo, KS
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1999, 34 (10) : 1395 - 1399
  • [23] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Kai Liao
    XiaoXin Cui
    Nan Liao
    KaiSheng Ma
    Di Wu
    Wei Wei
    Rui Li
    DunShan Yu
    [J]. Science China Information Sciences, 2014, 57 : 1 - 13
  • [24] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    Liao Kai
    Cui XiaoXin
    Liao Nan
    Ma KaiSheng
    Wu Di
    Wei Wei
    Li Rui
    Yu DunShan
    [J]. SCIENCE CHINA-INFORMATION SCIENCES, 2014, 57 (04) : 1 - 13
  • [25] Ultra-low power dissipation of improved complementary pass-transistor adiabatic logic circuits based on FinFETs
    LIAO Kai
    CUI XiaoXin
    LIAO Nan
    MA KaiSheng
    WU Di
    WEI Wei
    LI Rui
    YU DunShan
    [J]. Science China(Information Sciences), 2014, 57 (04) : 273 - 285
  • [26] A Low Power Multiplexer Based Pass Transistor Logic Full Adder
    Kamsani, Noor Ain
    Thangasamy, Veeraiyah
    Hashim, Shaiful Jahari
    Bukhori, Muhammad Faiz
    Yusoff, Zubaida
    Hamidon, Mohd Nizar
    [J]. 2015 IEEE REGIONAL SYMPOSIUM ON MICRO AND NANOELECTRONICS (RSM), 2015, : 176 - 179
  • [27] Low Power-Area Pass Transistor Logic Based ALU Design Using Low Power Full Adder Design
    Reddy, G. Karthik
    [J]. PROCEEDINGS OF 2015 IEEE 9TH INTERNATIONAL CONFERENCE ON INTELLIGENT SYSTEMS AND CONTROL (ISCO), 2015,
  • [28] A Low-power and High-performance Radix-4 Multiplier Design Using a Modified Pass-transistor Logic Technique
    Senthilpari, C.
    [J]. IETE JOURNAL OF RESEARCH, 2011, 57 (02) : 149 - 155
  • [29] Super low power 8-bit CPU with pass-transistor logic
    Taki, K
    Lee, BY
    Tanaka, H
    Konishi, K
    [J]. PROCEEDINGS OF THE ASP-DAC '97 - ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1997, 1996, : 663 - 664
  • [30] A Low-power RFID with 100kbps Data Rate Employing High-speed Power Clock Generator for Complementary Pass-transistor Adiabatic Logic
    Shibata, Saito
    Sawabe, Yoshiki
    Shiba, Kota
    Kosuge, Atsutake
    Hamada, Mototsugu
    Kuroda, Tadahiro
    [J]. 2022 29TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS (IEEE ICECS 2022), 2022,