Low-power, low-noise adder design with pass-transistor adiabatic logic

被引:4
|
作者
Mahmoodi-Meimand, H [1 ]
Afzali-Kusha, A [1 ]
机构
[1] Univ Tehran, Dept Elect & Comp Engn, IC Design Ctr, Tehran, Iran
关键词
D O I
10.1109/ICM.2000.916415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the efficiency of a fully adiabatic logic circuit is compared with its combinational and pipelined static CMOS counterparts. The performance of each circuit is studied in terms of the maximum frequency of operation, the minimum voltage of operation, the circuit energy consumption, and the switching noise generated by the circuit. An 8-bit carry look-ahead adder is designed using a 0.6-mum CMOS technology for all three logic styles. Based on the post-layout simulation results, the adiabatic adder exhibits energy savings of 76% to 87% and 87% to 90% compared to its combinational and pipelined static CMOS counterparts, respectively. It also exhibits a considerable reduction in switching noise, compared to its static CMOS counterparts.
引用
收藏
页码:61 / 64
页数:4
相关论文
共 50 条
  • [31] Pass-transistor adiabatic logic using single power-clock supply
    Oklobdzija, VG
    Maksimovic, D
    Lin, FC
    [J]. IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (10): : 842 - 846
  • [32] Self Driven Pass-Transistor based Low-Power Pulse Triggered Flip-Flop Design
    Anjaneyulu, O.
    Veena, A.
    Shravan, Ch.
    Reddy, C. V. Krishna
    [J]. 2015 INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING AND COMMUNICATION ENGINEERING SYSTEMS (SPACES), 2015, : 22 - 28
  • [33] A low-power current-sensing complementary pass-transistor logic (LCSCPTL) for low-voltage high-speed applications
    Cheng, KH
    Liaw, YY
    [J]. 1996 SYMPOSIUM ON VLSI CIRCUITS - DIGEST OF TECHNICAL PAPERS, 1996, : 16 - 17
  • [34] The design of a 2.45 GHz low-power low-noise amplifier
    Qian Yi
    Zhu Xiao-rong
    [J]. 2011 INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND NETWORK TECHNOLOGY (ICCSNT), VOLS 1-4, 2012, : 670 - 673
  • [35] The Design of A Low-Power Low-Noise Phase Lock Loop
    Mann, Abishek
    Karalkar, Amit
    He, Lili
    Jones, Morris
    [J]. PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 528 - 531
  • [36] A 1.2V CMOS multiplier using low-power current-sensing complementary pass-transistor logic
    Cheng, KH
    Yee, LY
    [J]. ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 1037 - 1040
  • [37] A novel low-energy CNFET-based full adder cell using pass-transistor logic
    Mehrabani, Yavar Safaei
    Mirzaee, Reza Faghih
    Eshghi, Mohammad
    [J]. International Journal of High Performance Systems Architecture, 2015, 5 (04) : 193 - 201
  • [38] CMOS DIFFERENTIAL PASS-TRANSISTOR LOGIC DESIGN
    PASTERNAK, JH
    SHUBAT, AS
    SALAMA, CAT
    [J]. IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (02) : 216 - 222
  • [39] A lower-power register file based on complementary pass-transistor adiabatic logic
    Hu, JP
    Xu, TF
    Li, H
    [J]. IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2005, E88D (07) : 1479 - 1485
  • [40] Design of a low power 7-bit serial counter with Energy Economized Pass-transistor Logic (EEPL)
    Kang, MSG
    Kim, S
    Joe, E
    Kang, B
    [J]. ICECS 96 - PROCEEDINGS OF THE THIRD IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS, AND SYSTEMS, VOLS 1 AND 2, 1996, : 1033 - 1036