Low-power, low-noise adder design with pass-transistor adiabatic logic

被引:4
|
作者
Mahmoodi-Meimand, H [1 ]
Afzali-Kusha, A [1 ]
机构
[1] Univ Tehran, Dept Elect & Comp Engn, IC Design Ctr, Tehran, Iran
关键词
D O I
10.1109/ICM.2000.916415
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the efficiency of a fully adiabatic logic circuit is compared with its combinational and pipelined static CMOS counterparts. The performance of each circuit is studied in terms of the maximum frequency of operation, the minimum voltage of operation, the circuit energy consumption, and the switching noise generated by the circuit. An 8-bit carry look-ahead adder is designed using a 0.6-mum CMOS technology for all three logic styles. Based on the post-layout simulation results, the adiabatic adder exhibits energy savings of 76% to 87% and 87% to 90% compared to its combinational and pipelined static CMOS counterparts, respectively. It also exhibits a considerable reduction in switching noise, compared to its static CMOS counterparts.
引用
收藏
页码:61 / 64
页数:4
相关论文
共 50 条
  • [11] A low-power complementary pass-transistor adiabatic multiplier based on 4-2 compressors
    Ye, X
    Hu, JP
    Tao, WJ
    [J]. 2005 6TH INTERNATIONAL CONFERENCE ON ASIC PROCEEDINGS, BOOKS 1 AND 2, 2005, : 270 - 273
  • [12] Design of FinFET-based Energy Efficient Pass-Transistor Adiabatic Logic for ultra-low power applications
    Bhuvana, B. P.
    Bhaaskaran, V. S. Kanchana
    [J]. MICROELECTRONICS JOURNAL, 2019, 92
  • [13] Design and evaluation for super low power Z80 with pass-transistor logic
    Nagasawa, K
    Taki, K
    Tamemoto, H
    Lee, BY
    Tanaka, H
    Imai, S
    Kajikawa, Y
    Azuma, D
    [J]. SHARP TECHNICAL JOURNAL, 1997, (67): : 35 - 40
  • [14] Low power logic design using push-pull pass-transistor logics
    Paik, WH
    Ki, HJ
    Kim, SW
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1998, 84 (05) : 467 - 478
  • [15] Design of low power digital VLSI circuits based on a novel Pass-transistor Logic
    Song, MK
    Asada, K
    [J]. IEICE TRANSACTIONS ON ELECTRONICS, 1998, E81C (11) : 1740 - 1749
  • [16] Low-power circuit implementation for partial-product addition using pass-transistor logic
    Law, CF
    Rofail, SS
    Yeo, KS
    [J]. IEE PROCEEDINGS-CIRCUITS DEVICES AND SYSTEMS, 1999, 146 (03): : 124 - 129
  • [17] LOW POWER, LOW LATENCY, HIGH THROUGHPUT 16-BIT CSA ADDER USING NONCLOCKED PASS-TRANSISTOR LOGIC
    Senthilpari, C.
    Diwakar, K.
    Singh, Ajay Kumar
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 581 - 596
  • [18] Design of Low-Power Complementary Pass-Transistor and Ternary Adder Based on Multi-valued Switch-signal Theory
    Zeng, Xiaopang
    Wang, Pengjun
    [J]. 2009 IEEE 8TH INTERNATIONAL CONFERENCE ON ASIC, VOLS 1 AND 2, PROCEEDINGS, 2009, : 851 - +
  • [19] Design Of Low Voltage Flip-flop Based On Complementary Pass-Transistor Adiabatic Logic Circuit
    Bhutada, Dhirajkumar S.
    [J]. 2016 WORLD CONFERENCE ON FUTURISTIC TRENDS IN RESEARCH AND INNOVATION FOR SOCIAL WELFARE (STARTUP CONCLAVE), 2016,
  • [20] PASS-TRANSISTOR LOGIC DESIGN
    ALASSADI, W
    JAYASUMANA, AP
    MALAIYA, YK
    [J]. INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (04) : 739 - 749