Design of Low Power and Area Efficient Half Adder using Pass Transistor and Comparison of various Performance Parameters

被引:0
|
作者
Kumar, Prashant [1 ]
Bhandari, Navaneet Singh [1 ]
Bhargav, Lokesh [1 ]
Rathi, Rashmi [1 ]
Yadav, S. C. [1 ]
机构
[1] Graph Era Univ, Dept Elect & Commun Engn, Dehra Dun 248002, Uttar Pradesh, India
关键词
Half adder; CMOS NAND gate; CMOS transmission gate; 2:1 MUX; NMOS pass transistor logic (PTL);
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
The main objective of this paper is to design the low power consumption and less area occupied combinational circuit here we designed half adder circuit using three different logic styles: CMOS NAND gate logic, CMOS transmission gate logic, and NMOS pass transistor logic. All the circuits are simulated and compared by using Cadence Virtuoso IC 6.1.5, 180nm CMOS Technology with the supply voltage of 5V. In this paper we compare different performance parameters of these three logic styles, like power consumption, Number of transistors, propagation delay, rise time, fall time etc.
引用
收藏
页码:1477 / 1482
页数:6
相关论文
共 50 条
  • [21] Design and Performance Comparison among Various types of Adder Topologies
    Harish, Basavoju
    Sivani, K.
    Rukmini, M. S. S.
    PROCEEDINGS OF THE 2019 3RD INTERNATIONAL CONFERENCE ON COMPUTING METHODOLOGIES AND COMMUNICATION (ICCMC 2019), 2019, : 725 - 730
  • [22] Design of Ultra Low Power Ternary Half Adder and Multiplier for Nanotechnology
    Tabrizchi, Sepehr
    Sharifi, Hojjat
    Sharifi, Fazel
    Navi, Keivan
    JOURNAL OF NANOELECTRONICS AND OPTOELECTRONICS, 2016, 11 (06) : 730 - 737
  • [23] Low Power Conditional Sum Adder using Pass Logic topology
    Saleem, D
    Al-Khalili, D
    UNIVERSITY AND INDUSTRY - PARTNERS IN SUCCESS, CONFERENCE PROCEEDINGS VOLS 1-2, 1998, : 9 - 12
  • [24] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    T. Nirmalraj
    S. K. Pandiyan
    Rakesh Kumar Karan
    R. Sivaraman
    Rengarajan Amirtharajan
    Circuits, Systems, and Signal Processing, 2023, 42 : 3649 - 3667
  • [25] LOW POWER, LOW LATENCY, HIGH THROUGHPUT 16-BIT CSA ADDER USING NONCLOCKED PASS-TRANSISTOR LOGIC
    Senthilpari, C.
    Diwakar, K.
    Singh, Ajay Kumar
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2009, 18 (03) : 581 - 596
  • [26] Design of Low-Power 10-Transistor Full Adder Using GDI Technique for Energy-Efficient Arithmetic Applications
    Nirmalraj, T.
    Pandiyan, S. K.
    Karan, Rakesh Kumar
    Sivaraman, R.
    Amirtharajan, Rengarajan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (06) : 3649 - 3667
  • [27] Low-voltage power-efficient adder design
    Margala, M
    Alonzo, R
    Chen, GQ
    Jasionowski, BJ
    Kraft, K
    Lay, M
    Lindner, J
    Popovic, M
    Suss, J
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL III, CONFERENCE PROCEEDINGS, 2002, : 461 - 464
  • [28] DESIGN OF AREA AND POWER EFFICIENT FULL ADDER IN 180nm
    Himabindu, Kalicherla
    Hariharan, K.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 336 - 340
  • [29] Low-Power and Area-Efficient Carry Select Adder
    Ramkumar, B.
    Kittur, Harish M.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2012, 20 (02) : 371 - 375
  • [30] Area and power efficient FIR filter design in quantum cellular automata using competent adder
    Arunachalam, Kamaraj
    Baskar, Divya Bharathi Jaya
    Ramaraj, Vishnu Chithra
    ENGINEERING RESEARCH EXPRESS, 2024, 6 (04):